

# SGM4560 CA Card Power Supply and Level Translator

### **GENERAL DESCRIPTION**

The SGM4560 provides the power conversion and signal level shifting needed for 3.3V or 5.0V CA cards. The part meets all type approval requirements for 3.3V and 5.0V CA cards and contains an LDO linear regulator to power 3.3V or 5.0V CA cards from a 3.3V to 5.5V input. The output voltage is selected with a single pin and up to 200mA of load current can be supplied.

Internal level translators allow controllers operating with supplies as low as 1.6V to interface with 3.3V or 5.0V CA cards. Battery life is maximized by a low operating current of typically 100 $\mu$ A and a shutdown current of typically less than 1 $\mu$ A.

The SGM4560 is available in the Green TSSOP-14 package. It operates over an ambient temperature range of -40 $^{\circ}$ C to +85 $^{\circ}$ C.

### **FEATURES**

- CA Card Power Supply: 3.3V/5.0V at 200mA
- 3.3V to 5.5V Input Voltage Range
- 1.6V to 5.5V Controller Voltage Range
- Fast Signal Rise Times
- Built-In Fault Protection Circuitry
- Level Translators to 3.3V or 5.0V
- Low Operating and Shutdown Current
- -40°C to +85°C Operating Temperature Range
- Available in Green TSSOP-14 Package

## **APPLICATIONS**

CA Card Interface



## **TYPICAL APPLICATION**



### SGM4560

## **CA Card Power Supply and Level Translator**

### **PACKAGE/ORDERING INFORMATION**

| MODEL   | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING        | PACKAGE<br>OPTION   |
|---------|------------------------|-----------------------------------|--------------------|---------------------------|---------------------|
| SGM4560 | TSSOP-14               | -40℃ to +85℃                      | SGM4560YTS14G/TR   | SGM4560<br>YTS14<br>XXXXX | Tape and Reel, 3000 |

NOTE: XXXXX = Date Code and Vendor Code.

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>P</sub> , DV <sub>CC</sub> to GND                                   | 0.3V to 6V                     |
|----------------------------------------------------------------------------|--------------------------------|
| V <sub>CC</sub> to GND                                                     | 0.3V to V <sub>P</sub> + 0.3V  |
| $\overline{\text{SHDN}},V_{\text{SEL}},R_{\text{IN}},C_{\text{IN}}$ to GND | 0.3V to 6V                     |
| CLK, RST, I/O to GND                                                       | 0.3V to V <sub>CC</sub> + 0.3V |
| DATA to GND                                                                | 0.3V to DV <sub>CC</sub> +0.3V |
| V <sub>CC</sub> Short-Circuit Duration                                     | Infinite                       |
| Package Thermal Resistance                                                 |                                |
| TSSOP-14, θ <sub>JA</sub>                                                  | 154°C/W                        |
| Operating Temperature Range                                                | 40°C to +85°C                  |
| Junction Temperature                                                       | 150°C                          |
| Storage Temperature Range                                                  | 65°C to +150°C                 |
| Lead Temperature (Soldering, 10sec)                                        | 260°C                          |
| ESD Susceptibility                                                         |                                |
| НВМ                                                                        | 4000V                          |
| MM                                                                         | 400V                           |
|                                                                            |                                |

#### NOTE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute Maximum rating conditions for extended periods may affect device reliability.

### CAUTION

This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

SGMICRO reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. Please contact SGMICRO sales office to get the latest datasheet.



## **CA Card Power Supply and Level Translator**

# PIN CONFIGURATION (TOP VIEW)



## **PIN DESCRIPTION**

| PIN   | NAME             | FUNCTION                                                                                                                                                                                                                  |
|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | C <sub>IN</sub>  | Clock Input from the Controller.                                                                                                                                                                                          |
| 2     | R <sub>IN</sub>  | Reset Input from the Controller.                                                                                                                                                                                          |
| 3     | DATA             | Controller Side Data I/O. This pin is used for bidirectional data transfer. A weak pull-up current source ensures that the DATA pin is held HIGH during shutdown, as long as $DV_{CC}$ is powered.                        |
| 4     | SHDN             | Controller Driven Shutdown Pin. This pin should be HIGH ( $DV_{CC}$ ) for normal operation and LOW to activate a low current shutdown mode.                                                                               |
| 5     | $V_{\text{SEL}}$ | $V_{CC}$ Voltage Select Pin. A low level selects $V_{CC}$ = 3.3V while driving this pin to $DV_{CC}$ selects $V_{CC}$ = 5.0V.                                                                                             |
| 6     | $DV_{CC}$        | Supply Voltage for the Controller Side I/O Pins ( $C_{IN}$ , $R_{IN}$ , DATA). When below 1.2V, the $V_{CC}$ supply is disabled. This pin should be bypassed with a 1µF ceramic capacitor close to the pin.               |
| 7, 14 | NC               | No Connect.                                                                                                                                                                                                               |
| 8     | V <sub>P</sub>   | $V_{CC}$ Supply Input. This pin can be between 3.3V and 5.5V for normal operation. $V_P$ quiescent current reduces to 0.4µA (TYP) in shutdown. This pin should be bypassed with a 1µF ceramic capacitor close to the pin. |
| 9     | V <sub>cc</sub>  | CA Card V <sub>CC</sub> Supply. A 1 $\mu$ F low ESR capacitor needs to be connected close to the V <sub>CC</sub> pin for stable operation. This pin is discharged to GND during shutdown.                                 |
| 10    | I/O              | CA Card Side Data I/O. This pin is pulled to ground during shutdown.                                                                                                                                                      |
| 11    | RST              | Reset Output Pin for the CA Card. This pin is pulled to ground during shutdown.                                                                                                                                           |
| 12    | GND              | Ground. Proper grounding and bypassing are required to meet high ESD specifications.                                                                                                                                      |
| 13    | CLK              | Clock Output Pin for the CA Card. This pin is pulled to ground during shutdown. Fast rising and falling edges necessitate careful board layout for the CLK node.                                                          |



# **ELECTRICAL CHARACTERISTICS**

(V\_P = 5.0V, DV\_{CC} = 1.8V, T\_A = 25°C, unless otherwise specified.)

| PARAMETER CONDITIONS                            |                                                                                        | MIN                  | TYP  | MAX                    | UNITS |
|-------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|------|------------------------|-------|
| Input Power Supply                              |                                                                                        |                      |      |                        |       |
| V <sub>P</sub> Operating Voltage                |                                                                                        | 3.3                  |      | 5.5                    | V     |
| V <sub>P</sub> Operating Current                | $V_P$ = 5.5V, $I_{VCC}$ = 0mA                                                          |                      | 100  | 195                    | μA    |
| V <sub>P</sub> Shutdown Current                 | $\overline{\text{SHDN}}$ = 0V, V <sub>P</sub> = 5.5V                                   |                      | 0.4  | 8                      | μA    |
| DV <sub>CC</sub> Operating Voltage              |                                                                                        | 1.6                  |      | 5.5                    | V     |
| DV <sub>CC</sub> Operating Current              |                                                                                        |                      | 5    | 10                     | μA    |
| DV <sub>CC</sub> Shutdown Current               | SHDN = 0V                                                                              |                      | 0.01 | 1                      | μA    |
| DV <sub>CC</sub> Under-Voltage Lockout          |                                                                                        | 0.8                  | 1.0  | 1.2                    | V     |
|                                                 | $V_{SEL} = DV_{CC}, V_P = 5.0V,$<br>$I_{VCC} = 200mA$                                  |                      | 4.88 |                        |       |
| V <sub>CC</sub> Output Voltage                  | $V_{SEL} = DV_{CC}, V_P = 5.5V,$<br>$I_{VCC} = 0mA \text{ to } 200mA$                  | 4.825                | 5.0  | 5.175                  | V     |
|                                                 | $V_{SEL} = 0V, V_P = 5.5V,$ 3.185 3.3 $I_{VCC} = 0mA$ to 200mA 3.185 3.3               |                      | 3.3  | 3.415                  |       |
| Controller Inputs/Outputs                       |                                                                                        |                      |      |                        |       |
| Input Voltage Range                             | $\overline{\text{SHDN}}$ , $V_{\text{SEL}}$ , $R_{\text{IN}}$ , $C_{\text{IN}}$ , data | 0                    |      | DV <sub>CC</sub>       | V     |
| High Input Threshold Voltage (V <sub>IH</sub> ) | $R_{IN}$ , $C_{IN}$ , $T_A$ = -40°C to +85°C                                           | $0.9 \times DV_{CC}$ |      |                        | V     |
| Low Input Threshold Voltage (V $_{\rm IL})$     | $R_{IN}$ , $C_{IN}$ , $T_A$ = -40°C to +85°C                                           |                      |      | 0.1 × DV <sub>CC</sub> | V     |
| High Input Threshold Voltage (V <sub>IH</sub> ) | $\overline{\text{SHDN}}$ , V <sub>SEL</sub> , T <sub>A</sub> = -40°C to +85°C          | 1.55                 |      |                        | V     |
| Low Input Threshold Voltage (V <sub>IL</sub> )  | $\overline{\text{SHDN}}$ , V <sub>SEL</sub> , T <sub>A</sub> = -40°C to +85°C          |                      |      | 0.35                   | V     |
| High Level Input Current (IIH)                  | DATA                                                                                   | -5                   |      | 5                      | μA    |
| Low Level Input Current (IIL)                   | DATA                                                                                   |                      |      | 1.75                   | mA    |
| High Level Output Voltage (V <sub>OH</sub> )    | DATA, $I_{OH}$ = 20µA, $I/O$ = $V_{CC}$                                                | $0.9 \times DV_{CC}$ |      |                        | V     |
| Low Level Output Voltage (VoL)                  | DATA, $I_{OL}$ = -200µA, I/O = 0V                                                      |                      |      | 0.2                    | V     |
| DATA Pull-Up Current                            | DATA = 1V                                                                              |                      | 200  | 600                    | μA    |



# **ELECTRICAL CHARACTERISTICS**

(V<sub>P</sub> = 5.0V, DV<sub>CC</sub> = 1.8V, T<sub>A</sub> = 25°C, unless otherwise specified.)

| PARAMETER                                       | CONDITIONS                                                            | MIN                   | TYP | MAX  | UNITS |
|-------------------------------------------------|-----------------------------------------------------------------------|-----------------------|-----|------|-------|
| CA Card Inputs/Outputs (V <sub>CC</sub> = 3.3V) |                                                                       | · ·                   |     |      |       |
| High Level Output Voltage (V <sub>OH</sub> )    | I/O, $I_{OH} = 20\mu A$ , DATA = DV <sub>CC</sub> $0.9 \times V_{CC}$ |                       |     |      | V     |
| Low Level Output Voltage (VoL)                  | I/O, I <sub>OL</sub> = -1mA, DATA = 0V                                |                       |     | 0.3  | V     |
| High Level Output Voltage (V <sub>OH</sub> )    | СLК, I <sub>OH</sub> = 20µА                                           | 0.9 × V <sub>CC</sub> |     |      | V     |
| Low Level Output Voltage (V <sub>OL</sub> )     | CLK, I <sub>OL</sub> = -200µA                                         |                       |     | 0.15 | V     |
| High Level Output Voltage (V <sub>OH</sub> )    | RST, I <sub>OH</sub> = 20µA                                           | 0.9 × V <sub>CC</sub> |     |      | V     |
| Low Level Output Voltage (V <sub>OL</sub> )     | RST, I <sub>OL</sub> = -200µA                                         |                       |     | 0.2  | V     |
| I/O Pull-Up Current                             | I/O = 1V                                                              |                       | 320 | 850  | μA    |
| CA Card Inputs/Outputs (V <sub>CC</sub> = 5.0V) |                                                                       |                       |     |      |       |
| High Level Output Voltage (V <sub>OH</sub> )    | I/O, $I_{OH}$ = 20µA, DATA = DV <sub>CC</sub>                         | 0.9 × V <sub>CC</sub> |     |      | V     |
| Low Level Output Voltage (VoL)                  | I/O, I <sub>OL</sub> = -1mA, DATA = 0V                                |                       |     | 0.3  | V     |
| High Level Output Voltage (V <sub>OH</sub> )    | CLK, I <sub>OH</sub> = 20µA                                           | 0.9 × V <sub>CC</sub> |     |      | V     |
| Low Level Output Voltage (V <sub>OL</sub> )     | CLK, I <sub>OL</sub> = -200µA                                         |                       |     | 0.15 | V     |
| High Level Output Voltage (V <sub>OH</sub> )    | RST, I <sub>OH</sub> = 20µA                                           | 0.9 × V <sub>CC</sub> |     |      | V     |
| Low Level Output Voltage (V <sub>OL</sub> )     | RST, I <sub>OL</sub> = -200µA                                         |                       |     | 0.2  | V     |
| I/O Pull-Up Current                             | I/O = 1V                                                              |                       | 400 | 1000 | μA    |
| CA Card Timing Parameters                       |                                                                       |                       |     |      |       |
| CLK Rise/Fall Time                              | Loaded with 30pF,<br>V <sub>CC</sub> = 3.3V/5.0V (10% to 90%)         |                       | 3   |      | ns    |
| RST Rise/Fall Time                              | Loaded with 30pF,<br>V <sub>CC</sub> = 3.3V/5.0V (10% to 90%)         |                       | 30  |      | ns    |
| I/O Rise/Fall Time                              | Loaded with 30pF,<br>V <sub>CC</sub> = 3.3V/5.0V (10% to 90%)         |                       | 150 |      | ns    |
| CLK Frequency                                   | Loaded with 30pF                                                      |                       |     | 10   | MHz   |
| V <sub>CC</sub> Turn-On Time                    | SHDN = 1                                                              |                       | 0.4 |      | ms    |
| V <sub>CC</sub> Discharge Time to 1V            | SHDN = 0                                                              |                       | 0.4 |      | ms    |



## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{\text{P}}$  = 5.0V,  $\text{D}V_{\text{CC}}$  = 1.8V,  $T_{\text{A}}$  = 25°C, unless otherwise specified.



Time (400µs/div)



Time (10µs/div)







Time (400µs/div)



Time (200ns/div)



### SGM4560

## CA Card Power Supply and Level Translator

# **BLOCK DIAGRAM**





### SGM4560

## **APPLICATION INFORMATION**

The SGM4560 provides both regulated power and internal level translators to allow low voltage controllers to interface with 3.3V or 5.0V CA cards.

#### V<sub>CC</sub> Voltage Regulator

The V<sub>CC</sub> voltage regulator is a 200mA low dropout (LDO) regulator with a digitally selected 3.3V or 5.0V output. The output voltage is selected via the V<sub>SEL</sub> pin. The V<sub>CC</sub> output should be bypassed with a 1µF capacitor. V<sub>P</sub> should be bypassed with a 1µF ceramic capacitor.

#### **Level Translators**

All CA cards contain a clock input, a reset input and a bidirectional data input/output. The SGM4560 provides level translators to allow controllers to communicate with the CA card. The CLK and RST lines to the CA card are level shifted from the controller supply (GND to  $DV_{CC}$ ) to the CA card supply (GND to V<sub>CC</sub>). The bidirectional channel is level shifted to the appropriate  $V_{CC}$  voltage at the I/O pin. An NMOS pass transistor performs the level shifting. The gate of the NMOS transistor is biased such that the transistor is completely off when both sides have relinguished the channel. If one side of the channel asserts a LOW, then the transistor will convey the LOW to the other side. Note that current passes from the receiving side of the channel to the transmitting side. The low output voltage of the receiving side will be dependent upon the voltage at the transmitting side plus the IR drop of the pass transistor.

#### **Pull-Up Current Sources**

The current sources on the bidirectional pins (DATA, I/O) are activated to achieve a fast rise time with a relatively small static current. Once a bidirectional pin is relinquished, a start-up current begins to charge the node.

#### **Activation/Deactivation**

Activation and deactivation sequencing is handled by built-in circuitry. The activation sequence for the channel is initiated by bringing the  $\overline{SHDN}$  pin HIGH. The activation sequence is outlined below:

- 1. The RST, CLK and I/O pins are held LOW.
- 2. V<sub>CC</sub> is enabled.

3. After  $V_{CC}$  is stable at its selected level, the I/O and RST channels are enabled.

4. The clock channel is enabled on the rising edge of the second clock cycle after the I/O pin is enabled.

The deactivation sequence is initiated by bringing the  $\overline{SHDN}$  pin LOW. The deactivation sequence is outlined below:

1. The reset channel is disabled and RST is brought LOW.

2. The clock channel is disabled and the CLK pin is brought LOW two clock cycles after  $\overline{SHDN}$  is brought LOW. If the clock is not running, the clock channel will be disabled approximately 9µs after the  $\overline{SHDN}$  pin is brought LOW.

3. The I/O channel is disabled and the I/O pin is brought LOW approximately  $9\mu$ s after the  $\overline{SHDN}$  pin is brought LOW.

4.  $V_{\text{CC}}$  will be depowered after the I/O pin is brought LOW.

#### **Fault Detection**

The  $V_{CC}$ , I/O, RST, CLK and DATA pins are all protected against short-circuit faults. While there are no logic outputs to indicate that a fault has occurred, these pins will be able to tolerate the fault condition until it has been removed.

The V<sub>CC</sub>, I/O, and RST pins possess fault protection circuitry which will limit the current available to the pins. The V<sub>CC</sub> pin is capable of supplying approximately 300mA (TYP) before the output voltage is reduced.

The CLK pin is designed to tolerate faults by reducing the current drive capability of its output stage. After a fault is detected by the internal fault detection logic, the logic waits for a fault detection delay to elapse before reducing the current drive capability of the output stage. The reduced current drive allows the SGM4560 to detect when the fault has been removed.

#### **ESD** Protection

In order to ensure proper ESD protection, careful board layout is required. The GND pin should be tied directly to a ground plane. The  $V_{CC}$  capacitor should be located very close to the  $V_{CC}$  pin and tied directly to the ground plane.



# PACKAGE OUTLINE DIMENSIONS

**TSSOP-14** 





RECOMMENDED LAND PATTERN (Unit: mm)





| Symbol | Dimer<br>In Milli | nsions<br>meters | Dimensions<br>In Inches |       |  |  |
|--------|-------------------|------------------|-------------------------|-------|--|--|
|        | MIN               | MAX              | MIN                     | MAX   |  |  |
| А      |                   | 1.100            |                         | 0.043 |  |  |
| A1     | 0.050             | 0.150            | 0.002                   | 0.006 |  |  |
| A2     | 0.800             | 1.000            | 0.031                   | 0.039 |  |  |
| b      | 0.190             | 0.300            | 0.007                   | 0.012 |  |  |
| С      | 0.090             | 0.200            | 0.004                   | 0.008 |  |  |
| D      | 4.900             | 5.100            | 0.193                   | 0.201 |  |  |
| E      | 4.300             | 4.500            | 0.169                   | 0.177 |  |  |
| E1     | 6.250             | 6.550            | 0.246                   | 0.258 |  |  |
| е      | 0.650 BSC         |                  | 0.026                   | BSC   |  |  |
| L      | 0.500             | 0.700            | 0.02                    | 0.028 |  |  |
| Н      | 0.25 TYP          |                  | 0.01                    | TYP   |  |  |
| θ      | 1°                | <b>7</b> °       | 1°                      | 7°    |  |  |



## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

#### KEY PARAMETER LIST OF TAPE AND REEL

| Package Type | Reel Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|---------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TSSOP-14     | 13″           | 12.4                     | 6.95       | 5.6        | 1.2        | 4.0        | 8.0        | 2.0        | 12.0      | Q1               |



#### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |
|-----------|----------------|---------------|----------------|--------------|
| 13″       | 386            | 280           | 370            | 5            |

