# 3V-40V Vin, 300mA, 2.4uA IQ, Low-Dropout Regulator with PG Feature

### **FEATURES**

Wide Input Range: 3V-40V

With up to 45V Transient Input Voltage

Maximum Output Current : 300mA

Output Voltage:

> 3.3V and 5V (Fixed Output)

1.2V, 1.8V, 2.5V, 3V, 4.2V and 4.5V (Need contact SCT sales)

Output Voltage Accuracy:

➤ T=25°C: ±1%

> T= -40°C ~ 125°C : ±2%

Low Quiescent Current: 2.4uA

Low Dropout Voltage :

230mV at 100mA load current

> 470mV at 200mA load current

Support Output Capacitors Range:

> 3.3uF~220uF

 $\triangleright$  Low-ESR : 0.001Ω~ 5 Ω

550us Internal Soft-start Time

 Integrated Short-Circuit Protection with OCFB (Over Current Fold-back) Feature

 Precision Enable Threshold for Programmable Input Voltage Under-Voltage Lock Out Protection (UVLO) Threshold and Hysteresis

• Power-Good Feature is available

• Over-Temperature Protection

 Available Package: TSOT23-5 / TDFN2x2-6 / eMSOP3x3-8

### APPLICATIONS

- Automotive Head Units
- Headlights
- Body Control Modules
- Inverter and Motor Controls

### **DESCRIPTION**

The SCT71403 series products is a low-dropout linear regulator designed to operate with a wide input-voltage range from 3 V to 40 V (45V transient input voltage) and 300mA output current with enable control and Power-Good feature. The SCT71403 series products is stable with 3.3uF~220uF output capacitors, and 10uF ceramic capacitor is recommended.

Only 2.4-µA typical quiescent current at light load makes the SCT71403 series products ideal choices for portable devices with battery power supply and an optimal solution for powering microcontrollers (MCUs) and CAN/LIN transceivers in always-on systems.

The SCT71403 series products implements power good circuit (PG) which indicates that output voltage is in regulation. This signal could be used for power sequencing or as a microcontroller reset.

The SCT71403 series products integrated short-circuit and overcurrent protection with OCFB (Over Current Foldback) feature, which makes the device more reliable during transient high-load current faults or shorting events.

The SCT71403 series products provide fixed 3.3V and 5V output voltage versions, and also could provide 1.2V, 1.8V, 2.5V, 3V, 4.2V and 4.5V fixed output voltage versions, please contact SCT sales if needed.

The SCT71403 series products is available in TSOT23-5, TDFN2x2-6 and eMSOP3x3-8 packages, for other package options, please contact SCT sales.

# TYPICAL APPLICATION



1

# SCT71403 Series

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Revision 0.8: Sampling

# **DEVICE ORDER INFORMATION**

| Part Number       | Output Voltage | Package    | Package<br>Marking | Transport Media,<br>Quantity |
|-------------------|----------------|------------|--------------------|------------------------------|
| SCT71403F50A-DVAR | Fixed 5.0V     | TDFN2X2-6  | 71403A             | Tape & Reel, 3000            |
| SCT71403F33A-DVAR | Fixed 3.3V     | TDFN2X2-6  | 71403A             | Tape & Reel, 3000            |
| SCT71403F50-DVAR  | Fixed 5.0V     | TDFN2X2-6  | 71403              | Tape & Reel, 3000            |
| SCT71403F33-DVAR  | Fixed 3.3V     | TDFN2X2-6  | 71403              | Tape & Reel, 3000            |
| SCT71403F50-MTER  | Fixed 5.0V     | eMSOP3x3-8 | 71403              | Tape & Reel, 4000            |
| SCT71403F33-MTER  | Fixed 3.3V     | eMSOP3x3-8 | 71403              | Tape & Reel, 4000            |
| SCT71403F50-TWBR  | Fixed 5.0V     | TSOT23-5   | 71403              | Tape & Reel, 3000            |
| SCT71403F33-TWBR  | Fixed 3.3V     | TSOT23-5   | 71403              | Tape & Reel, 3000            |

# **PIN CONFIGURATION**



# **PIN FUNCTIONS**

| NAME           |             | PIN NUI   | MBER       |          | PIN FUNCTION                                                                            |
|----------------|-------------|-----------|------------|----------|-----------------------------------------------------------------------------------------|
| NAIVIE         | TDFN2x2-6-A | TDFN2x2-6 | eMSOP3x3-8 | TSOT23-5 | PIN FUNCTION                                                                            |
| VIN            | 1           | 1         | 1          | 1        | Input voltage pin                                                                       |
| EN             | 2           | 2         | 2          |          | Enable input pin                                                                        |
| GND            | 3           | 3         | 4          | 3        | Ground reference pin.                                                                   |
| NC             | 4           | 4,5       | 3,5,6,7    | 2,4      | No connection                                                                           |
| PG             | 5           |           |            |          | Power-good pin                                                                          |
| VOUT           | 6           | 6         | 8          | 5        | Regulated output voltage pin                                                            |
| Thermal<br>Pad | 7           | 7         | 9          |          | Connect the thermal pad to a large area GND plane for improved the thermal performance. |

3

# SCT71403 Series

# RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range unless otherwise noted

| PARAMETER       | DEFINITION                        | MIN   | MAX | UNIT |
|-----------------|-----------------------------------|-------|-----|------|
| Vin             | Input voltage range               | 3     | 40  | V    |
| Vout            | Output voltage range              | 1.2   | 5   | V    |
| V <sub>EN</sub> | Enable input voltage              | 0     | Vin | V    |
| V <sub>PG</sub> | Power-good pin voltage            | 0     | 5   | V    |
| Cin             | Input capacitor                   | 2.2   |     | uF   |
| Соит            | Output capacitor                  | 3.3   | 220 | uF   |
| ESR             | Output capacitor ESR requirements | 0.001 | 5   | Ω    |
| T <sub>A</sub>  | Operating ambient temperature     | -40   | 125 | °C   |
| TJ              | Operating junction temperature    | -40   | 150 | °C   |

# ABSOLUTE MAXIMUM RATINGS

Over operating free-air temperature range unless otherwise noted (1)

| PARAMETER                     | DEFINITION                     | MIN  | MAX | UNIT |
|-------------------------------|--------------------------------|------|-----|------|
| V <sub>IN</sub>               | Maximum input voltage range    | -0.3 | 45  | V    |
| Vout                          | Maximum output voltage range   | -0.3 | 5.5 | V    |
| V <sub>EN</sub>               | Maximum enable input voltage   | -0.3 | VIN | V    |
| V <sub>PG</sub>               | Maximum power-good pin voltage | -0.3 | 5.5 | V    |
| T <sub>J</sub> <sup>(2)</sup> | Junction temperature range     | -40  | 150 | °C   |
| T <sub>stg</sub>              | Storage temperature range      | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause device permanent damage. The device is not guaranteed to function outside of its Recommended Operation Conditions.

# **ESD RATINGS**

| PARAMETER | DEFINITION                                                                                   | MIN  | MAX  | UNIT |
|-----------|----------------------------------------------------------------------------------------------|------|------|------|
| V         | Human Body Model(HBM), per ANSI-JEDEC-JS-001-2014 specification, all pins <sup>(1)</sup>     | -2   | +2   | kV   |
| $V_{ESD}$ | Charged Device Model(CDM), per ANSI-JEDEC-JS-002-2014 specification, all pins <sup>(2)</sup> | -0.5 | +0.5 | kV   |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The IC includes over temperature protection to protect the device during overload conditions. Junction temperature will exceed 150°C when over temperature protection is active. Continuous operation above the specified maximum operating junction temperature will reduce lifetime.

<sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### THERMAL INFORMATION

The value of  $R_{\theta JA}$  and  $R_{\theta JC}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. Because they were simulated in accordance with JESD 51-7. They do not represent the performance obtained in an actual application. For design information see Power Dissipation and Thermal Performance section.

The value of  $R_{\theta JA\_EVM}$  and  $\Psi_{JT}$  is the tested results based on our EVM, and is more useful for thermal design. Even if they still do not represent the thermal performance of customer's PCB design, but they are a good starting point for thermal performance design.

The PCB information of our EVM: 2-layer, 1 oz Cu, 50mm x 30mm size.

The values given in this table are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB), thermal pad size, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the device. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual values of the below table.

| Package Type | R <sub>0JA</sub> <sup>(1)</sup> | <b>R</b> <sub>θ</sub> Jс <sup>(2)</sup> | R <sub>0JA_EVM</sub> (3) | $\Psi_{JT^{(4)}}$ | UNIT |
|--------------|---------------------------------|-----------------------------------------|--------------------------|-------------------|------|
| TDFN2X2-6    | TBD                             | TBD                                     | 62.5                     | TBD               |      |
| eMSOP3x3-8   | TBD                             | TBD                                     | TBD                      | TBD               | °C/W |
| TSOT23-5     | TBD                             | TBD                                     | 115.4                    | TBD               |      |

- (1)  $R_{\theta JA}$  is junction to ambient thermal resistance, based on JESD51-7.
- (2)  $R_{\theta JC}$  is junction to case thermal resistance, based on JESD51-7.
- (3) R<sub>0JA EVM</sub> is junction to ambient thermal resistance, which is tested on SCT EVM.
- (4)  $\Psi_{JT}$  is Junction-to-top characterization parameter, which is tested on SCT EVM.

# SCT71403 Series

# **ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub>=V<sub>OUT</sub>+1V, C<sub>OUT</sub>=10uF, T<sub>J</sub>= -40°C~125°C, typical value is tested under 25°C.

| SYMBOL                                           | PARAMETER                                   | TEST CONDITION                                                                 | MIN | TYP  | MAX | UNIT |
|--------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------|-----|------|-----|------|
| Power Sup                                        | ply                                         |                                                                                |     |      |     | •    |
| Vin                                              | Operating input voltage                     |                                                                                | 3   |      | 40  | V    |
|                                                  | V <sub>IN</sub> UVLO Threshold              | V <sub>IN</sub> rising                                                         | 2.5 | 2.66 | 2.9 | V    |
| V <sub>UVLO</sub>                                | Hysteresis                                  |                                                                                |     | 180  |     | mV   |
| 1                                                | Chutdayes a great frame V/IN win            | EN=0, no load, VIN=6V                                                          |     | 0.4  |     | μA   |
| Ishdn Shutdown current from                      | Shutdown current from VIN pin               | EN=0, no load, VIN=12V                                                         |     | 0.6  |     | μA   |
|                                                  | Out                                         | EN floating, no load, VIN=6V                                                   |     | 2.4  |     | uA   |
| lα                                               | Quiescent current from GND pin              | EN floating, no load, VIN=12V                                                  |     | 2.6  |     | μA   |
| Regulated (                                      | Output Voltage and Current                  |                                                                                | •   |      |     |      |
|                                                  |                                             | T <sub>J</sub> = 25°C                                                          | -1% |      | 1%  |      |
| Vout                                             | Output voltage accuracy                     | T <sub>J</sub> = -40°C~125°C                                                   | -2% |      | 2%  |      |
| $\Delta V$ out                                   | Line regulation                             | V <sub>IN</sub> =V <sub>OUT</sub> +1V to 40V, or VIN >3V, lout=10mA            |     | 1    | 10  | mV   |
|                                                  | Load regulation                             | lout=1mA to 300mA                                                              |     | 10   | 20  | mV   |
|                                                  |                                             | VIN=V <sub>OUT</sub> -0.1V ,lout =100mA                                        |     | 230  |     | mV   |
| V <sub>DROP</sub> Dropout voltage <sup>(1)</sup> | Dropout voltage <sup>(1)</sup>              | VIN=V <sub>OUT</sub> -0.1V ,lout =200mA                                        |     | 470  |     | mV   |
|                                                  |                                             | VIN=V <sub>OUT</sub> -0.1V ,lout =300mA                                        |     | 730  |     | mV   |
| l <sub>оит</sub>                                 | Output current                              | V <sub>OUT</sub> in regulation                                                 | 0   |      | 300 | mA   |
| loc                                              | Output current limit                        | V <sub>OUT</sub> short to 90% × V <sub>OUT</sub>                               |     | 500  |     | mA   |
| lsc                                              | Short current limit                         | V <sub>OUT</sub> =0V                                                           |     | 90   |     | mA   |
|                                                  | Power supply rejection ratio <sup>(2)</sup> | І <sub>ОUT</sub> =10mA, f=100Hz, С <sub>ОUT</sub> =10μF                        |     | TBD  |     | dB   |
| PSRR                                             |                                             | I <sub>OUT</sub> =10mA, f=1kHz, C <sub>OUT</sub> =10μF                         |     | TBD  |     | dB   |
|                                                  |                                             | I <sub>OUT</sub> =10mA, f=10kHz, C <sub>OUT</sub> =10μF                        |     | TBD  |     | dB   |
| Enable and                                       | Soft-startup                                |                                                                                |     |      |     |      |
| V <sub>EN_H</sub>                                | Enable high threshold                       |                                                                                |     | 1.23 |     | V    |
| V <sub>EN_L</sub>                                | Enable low threshold                        |                                                                                |     | 1.02 |     | V    |
| V <sub>EN_Hys</sub>                              | Enable threshold hysteresis                 |                                                                                |     | 210  |     | mV   |
| I <sub>EN_0V</sub>                               | Enable pin pull-up current                  | EN=0V                                                                          |     | 0.35 |     | uA   |
| Tss                                              | Enable pin pull-up current                  |                                                                                |     | 550  |     | us   |
| Power Goo                                        | d                                           |                                                                                |     |      |     |      |
| V <sub>PG_R</sub>                                | PG rising threshold percentage              | Vout/Vout(NOM), when Vout rising                                               |     | 91%  |     |      |
| V <sub>PG_F</sub>                                | PG falling threshold percentage             | Vout/Vout(NOM), when Vout falling                                              |     | 85%  |     |      |
| V <sub>PG_LOW</sub>                              | PG output low voltage                       | Vout=0.8xVout(NOM),PG sink 500uA                                               |     | 44   |     | mV   |
| R <sub>PG</sub>                                  | PG pull down resistor                       | R <sub>PG</sub> =V <sub>PG_LOW</sub> /0.5mA                                    |     | 88   |     | Ω    |
| I <sub>PG_LKG</sub>                              | PG leakage current                          | PG=5V, V <sub>OUT</sub> in regulation                                          |     | 20   |     | nA   |
| Td_ <sub>PGR</sub>                               | PG signal turn to high delay                | From V <sub>OUT</sub> >0.91xV <sub>OUT(NOM)</sub> to PG rising edge delay time |     | 130  |     | us   |
| Td_ <sub>PGF</sub>                               | PG signal turn to low delay                 | From Vout<0.85xVout(NOM) to PG falling edge delay time                         |     | 12   |     | us   |

| SYMBOL | PARAMETER                                 | TEST CONDITION        | MIN | TYP | MAX | UNIT |
|--------|-------------------------------------------|-----------------------|-----|-----|-----|------|
| Top    | Thermal shutdown threshold <sup>(3)</sup> | T <sub>J</sub> rising |     | 175 |     | °C   |
| ISD    |                                           | Hysteresis            |     | 20  |     | °C   |

- (1) The dropout voltage is defined as  $V_{IN}$ - $V_{OUT}$ , when force  $V_{IN}$  is 100mV below the value of  $V_{OUT}$  for  $V_{IN}$ = $V_{OUT(NOM)}$ +1V.
- (2) PSRR is derived from bench characterization, not production test.
- (3) Thermal shutdown threshold is derived from bench characterization, not production test.

# TYPICAL CHARACTERISTICS



Figure 1. Quiescent Current vs Output Current



3.6

Figure 2. Quiescent Current vs Input Voltage



Figure 3. Quiescent Current vs Ambient Temperature



Figure 4. Shutdown Current vs Ambient Temperature



Figure 5. Shutdown Current vs Input Voltage



Figure 6. Dropout Voltage vs Output Current

# **TYPICAL CHARACTERISTICS (continued)**



Figure 7. Output Voltage vs Ambient Temperature



Figure 9. Output Voltage vs Input Voltage



Figure 8. Short Current Limit vs Ambient Temperature



Figure 10. Output Voltage vs Output Current

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 11. Functional Block Diagram

### **OPERATION**

#### Overview

The SCT71403 series products are 300mA wide input voltage range linear regulators with very low quiescent current. These voltage regulators operate from 3V to 40V DC input voltage with supporting 45V transient input voltage and consume 2.4µA quiescent current at no load.

The SCT71403 series products is stable with 3.3uF~220uF output capacitors, and 10uF ceramic capacitor is recommended. An internal 550us soft-start time avoids large inrush current and output voltage overshoot during startup.

The SCT71403 series products also provide enable control and Power-Good feature, which is very suitable for the applications needing sequence configuration. Other protection features include the VIN input under-voltage lockout, over current protection, output hard short protection and thermal shutdown protection.

The SCT71403 series products are available in fixed voltage versions of 3.3V and 5V with 1% output voltage accuracy at room temp and 2% output voltage accuracy over operating conditions. The series products are available in TSOT23-5, TDFN2x2-6 and eMSOP3x3-8 packages.

The SCT71403 series products also could provide other fixed output voltage versions of 1.2V, 1.8V, 2.5V, 3V, 4.2V and 4.5V and other package options of SOT23-3, TO252-5 etc. Please feel free to contact SCT sales, if you need a new output voltage version or a new package option.

# **Enable and Under Voltage Lockout Threshold**

The SCT71403 series products is enabled when the VIN pin voltage rises above 3V and the EN pin voltage exceeds the enable threshold  $V_{EN\_H}$ . The device is disabled when the VIN pin voltage falls below 2.48V or when the EN pin voltage is below  $V_{EN\_L}$ . Internal pull up current source to EN pin allows the device enable when EN pin floats.

For a higher system UVLO threshold, connect an external resistor divider (R1 and R2) from VIN to GND shown in Figure 9.The UVLO rising and falling threshold can be calculated by Equation 1 and Equation 2 respectively.

$$VIN_{rise} = V_{EN\_H} * \frac{R1 + R2}{R2} \tag{1}$$

$$VIN_{hys} = (V_{EN_{-}H} - V_{EN_{L}}) * \frac{R1 + R2}{R2}$$
 (2)

Where

VIN<sub>rise</sub>: Vin rise threshold to enable the device

VIN<sub>hys</sub>: Vin hysteresis threshold

I<sub>1</sub>=0.34uA and could be neglected in the calculation

V<sub>EN H</sub>=1.23V

V<sub>EN</sub> L=1.02V



Figure 12. System UVLO by enable divide

### **Regulated Output Voltage**

The SCT71403 series are available in fixed voltage versions of 3.3V and 5V. When the input voltage is higher than V<sub>OUT(NOM)</sub>+V<sub>DROP</sub>, output pin is the regulated output based on the selected voltage version. When the input voltage falls below V<sub>OUT(NOM)</sub>+V<sub>DROP</sub>, output pin tracks the input voltage minus the dropout voltage based on the load current. When the input voltage drops below UVLO threshold, the output keeps shut off.

The SCT71403 series products also could provide other fixed output voltage versions of 1.2V, 1.8V, 2.5V, 3V, 4.2V and 4.5V and other package options of SOT23-3, TO252-5 etc. Please feel free to contact SCT sales, if you need a new output voltage version or a new package option.

#### **Over Current Limit and Foldback Current Limit**

The SCT71403 series products has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage (VFOLDBACK). In a high-load current fault with the output voltage above VFOLDBACK, the brick-wall scheme limits the output current to the current limit (Ioc). When the output voltage drops below VFOLDBACK, a foldback current limit activates that scales back the current limit. When the output is shorted, the device supplies a typical current called the short-circuit current limit (Isc).loc and Isc are listed in the Electrical Characteristics table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the regulator begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power  $[(V_{IN}-V_{OUT})\times I_{OC}]$ . When the output is shorted and the output voltage is less than  $V_{FOLDBACK}$ , the pass transistor dissipates power  $[(V_{IN}-V_{OUT})\times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition persists, the device cycles between current limit and thermal shutdown.

The foldback voltage (VFOLDBACK) of SCT71403 series products was set to [50%xVout(NOM)], when Vout falling during over current faults or shorting events. And it will recovery to brick-wall scheme from a foldback current limit scheme when the output voltage rises up to [56%xVout(NOM)], when over current faults or short events disappear.

With the over current foldback limit feature, the SCT71403 series products would be more robust and safer when over current faults and shorting events occur. But it also requires the maximum loading current should be smaller than Isc during startup and  $V_{OUT} < [56\%xV_{OUT(NOM)}]$ , once  $V_{OUT} > [56\%xV_{OUT(NOM)}]$ , it will be not limited by Isc any more. The characteristic is shown in the following figure.



Figure 13. Current Limit with Foldback Feature

#### **Internal Soft-Start**

The SCT71403 series products integrates an internal soft-start circuit that ramps the reference voltage from zero volts to 0.6V reference voltage in 550us. If the EN pin is pulled below 1.02V, LDO will be shut off and the internal soft-start resets. The soft-start also resets during shutdown due to thermal overloading.

Below figure shows the startup waveform at small output capacitor and large output capacitor. When output capacitor is small ,for example 10uF, the slope of VOUT is limit by soft-start. When output capacitor is large, for example 100uF, the slope of VOUT is limited by foldback current limit ( $I_{SC}$ ) at VOUT< $I_{FOLDBACK}$ , and the slope of VOUT is limited by over current limit ( $I_{OC}$ ), when VOUT>  $I_{FOLDBACK}$ .



Figure 14. Soft-start Waveform vs Output Capacitor

#### **Power-Good and Power-Good Delay**

The power-good (PG) pin is an open-drain output and can be connected to any 5V or lower rail through an external pull-up resistor. And it also could be allowed to connect to power rail higher than 5V, because of integrating a zener diode from PG pin to GND internally, and in this condition, the maximum high level voltage of PG will be clamped as the breakdown voltage of zener diode, which is 5.6V typically. The PG output is high-impedance when VOUT is greater than the PG trip threshold ( $V_{PG_R}=91\% \times V_{OUT(NOM)}$ ). If VOUT drops below  $V_{PG_F}=85\% \times V_{OUT(NOM)}$ , the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to GND.

The power-good delay time  $(Td_{PGR})$  is defined as the time period from when  $V_{OUT}$  exceeds the PG trip threshold voltage  $(V_{PG_R})$  to when the PG output is high. This power-good delay time is set by an internal time, which is130us typical. The power-good deglitch time  $(Td_{PGF})$  is defined as the time period from when  $V_{OUT}$  fall below the PG trip threshold voltage  $(V_{PG_F})$  to when the PG output is low. This power-good deglitch time is set by an internal time, which is12us typical. If the power-good delay time is not enough for some application, could try to connect a capacitor from PG pin to GND and using PG pull-up resistor and this capacitor generate extra delay time to meet your design.

To ensure proper operation of the power-good feature, maintain  $V_{IN} \ge 3V$  ( $V_{IN\_MIN}$ ). It allows connections of PG pin to circuit with the same or different power supply voltage to the LDO's VOUT level. Below are the connections examples.







Figure 16. PG Connected to the other Power Supply

Below figure shows the startup and shutdown situation when slow power up and power down.

At the point 0, the input voltage starts to rise from 0 to 6 V, LDO is in shutdown (because VIN is below its UVLO threshold) and output voltage is 0V.

At the point 1, the VIN voltage reaches UVLO threshold level and LDO starts charging of output capacitor. VOUT rising speed is defined by internal soft-start function.

At the point 2, the VOUT voltage reaches almost the VIN voltage as it rises faster and LDO gets into dropout region. The difference between VIN and VOUT is the dropout voltage.

At the point 3, the VOUT reaches PG threshold ( $V_{PG_R}$ =91% x  $V_{OUT(NOM)}$ ) and from this point LDO counts the power good delay time ( $Td_{PGR}$ ). After this delay, the PG pin rises to high level showing that VOUT is ok.

# SCT71403 Series

At the point 4, the VOUT reaches its nominal value (5.0V) as the VIN starts to be higher than (V<sub>OUT(NOM)</sub> + V<sub>DROP</sub>) and LDO gets into regulation region.

At the point 5, as the VIN voltage slow power down and LDO returns to dropout region again.

At the point 6, the VOUT drops below PG threshold(V<sub>PG\_F</sub>=85% x V<sub>OUT(NOM)</sub>) and LDO starts counting the power good deglitch time (Td\_PGF), which filters fast VOUT undershoots(caused for example by line/load transient responses). After this delay, the PG output is shorted to 0 V level to highlight "power fail" state.

At the point 7, the VIN voltage is lower than input voltage UVLO threshold minus UVLO hysteresis level and LDO goes into the shutdown state.



Figure 17. Startup and Shutdown Example —SCT71403 Series

#### **Thermal Shutdown**

This device incorporates a thermal shutdown ( $T_{SD}$ ) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the  $T_{SD}$  trip point. The junction temperature exceeding the  $T_{SD}$  trip point causes the output to turn off. When the junction temperature falls below the  $T_{SD}$  trip point minus thermal shutdown hysteresis, the output turns on again.

# APPLICATION INFORMATION

# Typical application 1:



Figure 18. SCT71403 Typical Application Schematic

**Design Parameters** 

| Design Parameters                        | Example Value                |
|------------------------------------------|------------------------------|
| Input Voltage                            | 12V Normal, 3V~40V           |
| Output Voltage                           | 5V or 3.3V                   |
| Maximum Output Current                   | 300mA                        |
| Output Capacitor Range (Cout)            | 3.3uF~22uF , recommends 10uF |
| Input Capacitor Range (C <sub>IN</sub> ) | >2.2uF , recommends 10uF     |
| Pull-up resistor of power-good (R1)      | >10kΩ                        |

# Typical application 2:



Figure 19. SCT71403 Typical Application Schematic with Reverse Polarity Diode

**Design Parameters** 

| Design Parameters                          | Example Value                |
|--------------------------------------------|------------------------------|
| Input Voltage                              | 12V Normal, 3V~40V           |
| Output Voltage                             | 5V or 3.3V                   |
| Maximum Output Current                     | 300mA                        |
| Output Capacitor Range (C <sub>OUT</sub> ) | 3.3uF~22uF , recommends 10uF |
| Input Capacitor Range (C <sub>IN</sub> )   | >2.2uF , recommends 10uF     |
| Pull-up resistor of power-good (R1)        | >10kΩ                        |

# SCT71403 Series

In some applications, the VIN and the VOUT potential might be reversed, possibly resulting in circuit internal damage or damage to the elements. For example, the accumulated charge in the output pin capacitor flowing backward from the VOUT to the VIN when the VIN shorts to the GND. In order to minimize the damage in such case, use a capacitor with a capacitance less than 220µF. Also by inserting a reverse polarity diode in series to the VIN, it can prevent reverse current from reverse battery connection or the case, when the point A is short-circuited GND. If there may be any possible case point B is short-circuited to GND, we also recommend using a bypass diode between the VIN and the VOUT.

## Typical application 3:



Figure 20. SCT71403 Typical Application Schematic with Large Output Capacitor

**Design Parameters** 

| Design Parameters                                  | Example Value                                    |  |  |  |
|----------------------------------------------------|--------------------------------------------------|--|--|--|
| Input Voltage                                      | 12V Normal, 3V~40V                               |  |  |  |
| Output Voltage                                     | 5V or 3.3V                                       |  |  |  |
| Maximum Output Current                             | 300mA                                            |  |  |  |
| Output Capacitor Range (C <sub>OUT1</sub> and ESR) | $3.3$ uF~220uF with ESR= $0.5\Omega$ ~ $5\Omega$ |  |  |  |
| Output Capacitor Range (C <sub>OUT2</sub> )        | recommends 10uF with low ESR                     |  |  |  |
| Input Capacitor Range (C <sub>IN</sub> )           | >2.2uF , recommends 10uF                         |  |  |  |
| Pull-up resistor of power-good (R1)                | >10kΩ                                            |  |  |  |

### **Input Capacitor and Output Capacitor**

SCT recommends adding a  $2.2\mu F$  or greater capacitor with a  $0.1\mu F$  bypass capacitor in parallel at VIN pin to keep the input voltage stable. Aluminum electrolytic capacitor or other capacitor with high capacitance is suggested for the system power with large voltage spike. The voltage rating of the capacitors must be greater than the maximum input voltage

To ensure loop stability, the SCT71403 series products requires an output capacitor with a minimum effective capacitance value of  $3.3\mu F$ . And the series products could support output capacitor range from  $3.3\mu F$  to  $220\mu F$  and with an ESR range between  $0.001\Omega$  and  $5\Omega$ . SCT recommends selecting a X5R- or X7R-type  $4.7\mu F$ ~10 $\mu F$ 0 ceramic capacitor with low ESR over temperature range to improve the load transient response.

When using large output capacitor with higher ESR resistor, for example 100 $\mu$ F output electrolytic capacitor with 10 ESR resistor in the application, SCT recommends adding extra 10 $\mu$ F low ESR output capacitor parallel connection with the large electrolytic capacitor, this will eliminate the undershoot/overshoot voltage caused by the large ESR resistor and get better load transient performance.



Figure 21. SCT71403 Stability vs Output Capacitor

#### **Power Dissipation and Thermal Performance**

Power dissipation caused by voltage drop across the LDO and by the output current flowing through the device needs to be dissipated out from the chip. The maximum junction temperature is dependent on power dissipation, package, the PCB layout, number of used Cu layers, Cu layers thickness and the ambient temperature.

During normal operation, LDO junction temperature should not exceed 150°C, or else it may result in deterioration of the properties of the chip. Using below equations to calculate the power dissipation and estimate the junction temperature.

The power dissipation can be calculated using Equation 3. Because I<sub>GND</sub> « I<sub>OUT</sub>, the term V<sub>IN</sub> x I<sub>GND</sub> in Equation 3 could be ignored.

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$$
(3)

The junction temperature can be estimated using Equation 4. R<sub>BJA\_EVM</sub> is the junction-to-ambient thermal resistance based on customer's PCB. Verify the application and allow sufficient margins in the thermal design by the following method is used to calculate the junction temperature T<sub>J</sub>.

$$T_J = T_A + P_D \times R_{\theta JA\_EVM} \tag{4}$$

 $R_{\theta JA\_EVM}$  is a critical parameter and depends on many factors such as the following:

- Power dissipation
- · Air temperature/flow
- PCB area
- · Copper heat-sink area
- · Number of thermal vias under the package
- · Adjacent component placement

For the SCT71403 series products, the maximum power dissipation of TDFN2x2-6 package is about 2.4W and the maximum power dissipation of TSOT23-5 package is about 1.3W based on our EVM test results, larger power dissipation will trigger thermal shutdown protection. As a result, we could calculate the  $R_{\theta JA\_EVM}$  of TDFN2x2-6 package is 62.5 °C/W and  $R_{\theta JA\_EVM}$  of TSTO23-5 package is 115.4 °C/W (More accurate  $R_{\theta JA\_EVM}$  will be updated later, this two values are just for initial design reference, and  $R_{\theta JA\_EVM}$  of the eMSOP3x3-8 will be updated later). The following figures is just for your reference based on our EVM test, please leave enough margin when you design thermal performance.

The PCB information of our EVM: 2-layer, 1 oz Cu, 50mm x 30mm size.

# Thermal Performance of Different Packages Based on EVM Test

| Package    | Max Allowable PD (W)<br>(Not Trigger TSD) | Max Allowable PD (W)<br>(TJ≤150°C) | R <sub>0JA_EVM</sub> (°C/W) |
|------------|-------------------------------------------|------------------------------------|-----------------------------|
| TDFN2X2-6  | 2.40                                      | 2.00                               | 62.5                        |
| eMSOP3x3-8 | TBD                                       | TBD                                | TBD                         |
| TSOT23-5   | 1.30                                      | 1.08                               | 115.4                       |

# THERMAL CHARACTERISTICS

350

300

250

50

0

0

5

10

Max load / mA 200 150 100



Figure 22. Maximum Output Current vs Input Voltage, TDFN2X2 and TSOT23-5,TJ ≤ TSD R



Figure 24. Maximum Output Current vs Input Voltage, TSOT23-5,TJ ≤ 150°C

20

VIN /V

25

30

35

40

15



Figure 26. Maximum Allowed Power Dissipation vs Ambient Temperature, TSOT23-5,T<sub>J</sub> ≤ 150°C



Figure 23. Maximum Output Current vs Input Voltage, TDFN2X2,T<sub>J</sub> ≤ 150°C



Figure 25. Maximum Allowed Power Dissipation vs Ambient Temperature, TDFN2X2,TJ ≤ 150°C

# **Application Waveforms**

Vin=Vout +1V, unless otherwise noted



Figure 27. Power up (Iload=10mA)

Figure 28. Power down (Iload=10mA)



Figure 29 Slow Power up (Iload=10mA)

Figure 30. Slow Power down (Iload=10mA)



Figure 31. Enable (Iload=10mA)

Figure 32. Disable (Iload=10mA)

# **Application Waveforms(Continued)**

Vin=Vout +1V, unless otherwise noted



Figure 33. DC-DC Load Transient

(30mA-270mA), VOUT=5V

Figure 34. DC-DC Load Transient

(75mA-225mA), VOUT=5V



Figure 35. DC-DC Load Transient

(1mA-100mA), VOUT=5V

Figure 36. DC-DC Load Transient

(1mA-300mA), VOUT=5V



Figure 37. Enter Short Circuit Protection

Figure 38. Exit Short Circuit Protection

### **Layout Guideline**

Proper PCB layout is a critical for SCT71403's stability, transient performance and good regulation characteristics. For better results, follow these guidelines as below:

- 1. Both input capacitors and output capacitors must be placed as close to the device pins as possible.
- 2. It is recommended to bypass the input pin to ground with a  $0.1\mu\text{F}$  bypass capacitor. The loop area formed by the bypass capacitor connection,  $V_{\text{IN}}$  pin and the GND pin of the system must be as small as possible.
- 3. It is recommended to use wide trace lengths or thick copper weight to minimize I×R drop and heat dissipation.
- 4. To improve the thermal performance of the device, and maximize the current output at high ambient temperature, SCT recommends spreading the copper under the thermal pad as far as possible and placing enough thermal vias on the copper under the thermal pad.
- 5. If using large electrolytic capacitor with high ESR resistor, SCT recommends adding a 10uF low ESR capacitor parallel connection with the large electrolytic capacitor.



Figure 39. PCB Layout Example



Figure 40. PCB Layout Example



Figure 41. PCB Layout Example



Figure 42. PCB Layout Example

# **PACKAGE INFORMATION**



TOP VIEW





TDFN2x2-6 Package Outline Dimensions

| Symbol | Dimensions in Millimeters |       | Dimensions in Inches |       |
|--------|---------------------------|-------|----------------------|-------|
|        | Min.                      | Max.  | Min.                 | Max.  |
| Α      | 0.700                     | 0.800 | 0.028                | 0.031 |
| A1     | 0.000                     | 0.050 | 0.000                | 0.002 |
| A3     | 0.203 REF                 |       | 0.008 REF.           |       |
| D      | 1.900                     | 2.100 | 0.075                | 0.083 |
| E      | 1.900                     | 2.100 | 0.075                | 0.083 |
| D1     | 0.900                     | 1.100 | 0.035                | 0.043 |
| E1     | 1.500                     | 1.700 | 0.059                | 0.067 |
| b      | 0.250                     | 0.350 | 0.010                | 0.014 |
| b1     | 0.220 REF.                |       | 0.009 REF.           |       |
| е      | 0.650 BSC.                |       | 0.026 BSC.           |       |
| L      | 0.174                     | 0.326 | 0.007                | 0.013 |

### NOTE:

- 1. Drawing proposed to be made a JEDEC package outline MO-220 variation.
- Drawing not to scale.
- 3. All linear dimensions are in millimeters.
- 4. Thermal pad shall be soldered on the board.
- 5. Dimensions of exposed pad on bottom of package do not include mold flash.
- 6. Contact PCB board fabrication for minimum solder mask web tolerances between the pins.

# **PACKAGE INFORMATION**







eMSOP3x3-8 Package Outline Dimensions

| Symbol | Dimensions in Millimeters |       | Dimensions in Inches |       |
|--------|---------------------------|-------|----------------------|-------|
|        | Min.                      | Max.  | Min.                 | Max.  |
| Α      | 0.820                     | 1.100 | 0.032                | 0.043 |
| A1     | 0.020                     | 0.150 | 0.001                | 0.006 |
| A2     | 0.750                     | 0.950 | 0.030                | 0.037 |
| b      | 0.250                     | 0.380 | 0.010                | 0.015 |
| С      | 0.090                     | 0.230 | 0.004                | 0.009 |
| D      | 2.900                     | 3.100 | 0.114                | 0.122 |
| D1     | 1.700                     | 1.900 | 0.067                | 0.075 |
| е      | 0.65 (BSC)                |       | 0.026 (BSC)          |       |
| Е      | 2.900                     | 3.100 | 0.114                | 0.122 |
| E1     | 4.750                     | 5.050 | 0.187                | 0.199 |
| E2     | 1.450                     | 1.650 | 0.057                | 0.065 |
| L      | 0.400                     | 0.800 | 0.016                | 0.031 |
| θ      | 0°                        | 0°    | 0°                   | 6°    |

## NOTE:

- 1. Drawing proposed to be made a JEDEC package outline MO-220 variation.
- 2. Drawing not to scale.
- 3. All linear dimensions are in millimeters.
- 4. Thermal pad shall be soldered on the board.
- 5. Dimensions of exposed pad on bottom of package do not include mold flash.
- 6. Contact PCB board fabrication for minimum solder mask web tolerances between the pins.

# **PACKAGE INFORMATION**



TSOT23-5 Package Outline Dimensions

| Symbol | Dimensions in Millimeters |       | Dimensions in Inches |       |
|--------|---------------------------|-------|----------------------|-------|
|        | Min.                      | Max.  | Min.                 | Max.  |
| Α      |                           | 0.900 |                      | 0.035 |
| A1     | 0.020                     | 0.090 | 0.001                | 0.004 |
| A2     | 0.700                     | 0.800 | 0.028                | 0.031 |
| b      | 0.350                     | 0.500 | 0.014                | 0.020 |
| С      | 0.080                     | 0.200 | 0.003                | 0.008 |
| D      | 2.820                     | 3.020 | 0.111                | 0.119 |
| E1     | 1.600                     | 1.700 | 0.063                | 0.067 |
| E      | 2.650                     | 2.950 | 0.104                | 0.116 |
| е      | 0.95 (BSC)                |       | 0.037 (BSC)          |       |
| e1     | 1.90 (BSC)                |       | 0.075 (BSC)          |       |
| L      | 0.300                     | 0.600 | 0.012                | 0.024 |
| θ      | 0°                        | 0°    | 0°                   | 6°    |

### NOTE:

- 1. Drawing proposed to be made a JEDEC package outline MO-220 variation.
- 2. Drawing not to scale.
- 3. All linear dimensions are in millimeters.
- 4. Thermal pad shall be soldered on the board.
- 5. Dimensions of exposed pad on bottom of package do not include mold flash.
- 6. Contact PCB board fabrication for minimum solder mask web tolerances between the pins.

# TAPE AND REEL INFORMATION

| Orderable Device | Package Type | Pins | SPQ  |
|------------------|--------------|------|------|
| SCT71403 Series  | TDFN2x2-6    | 6    | 3000 |



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications.

# TAPE AND REEL INFORMATION

| Orderable Device | Package Type | Pins | SPQ  |
|------------------|--------------|------|------|
| SCT71403 Series  | eMSOP3x3-8   | 8    | 4000 |



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications.

# TAPE AND REEL INFORMATION

| Orderable Device | Package Type | Pins | SPQ  |
|------------------|--------------|------|------|
| SCT71403 Series  | TSOT23-5     | 5    | 3000 |



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications.