# **MPQ3367**

# 6-Channel, Max.150mA/Ch Boost WLED Driver with 15000:1 Dim Ratio and I<sup>2</sup>C

### **DESCRIPTION**

The MPQ3367 is a step-up converter with 6 channel current sources, designed to drive the white LED arrays as backlighting in small-to-mid-size LCD panels.

The MPQ3367 uses peak current mode as its PWM control architecture to regulate the boost converter. Six channel current sources are applied into the LED cathode to adjust the LED brightness. The MPQ3367 regulates the current in each LED string to the value set by an external current-setting resistor, with 2.5% current regulation accuracy between strings.

The MPQ3367 employs a low on-resistor MOSFET and a low headroom voltage, designed for higher efficiency. It has a standard I<sup>2</sup>C digital interface for ease of use. The switching frequency can be programmed by a resistor, I<sup>2</sup>C interface, or external clock.

The MPQ3367 provides analog, PWM, and mix dimming mode with a PWM input. Dimming mode can be selected with the I<sup>2</sup>C interface or the MIX/AD pin. It also has a phase shift function to eliminate noise during PWM dimming.

Robust protections are included to guarantee safe operation of the device. Protection modes include over-current protection (OCP), over-voltage protection (OVP), over-temperature protection (OTP), LED short, and open protection. There is also an option that decreases the LED current automatically at higher temperatures.

The MPQ3367 is available in a QFN-24 4mmx4mm and TSSOP28-EP package.

### **FEATURES**

- 3.5V to 36V Input Voltage Range
- 6 Channels with Max. 150mA per Channel
- Internal 100mΩ, 50V MOSFET
- Programmable Up to 2.2MHz f<sub>SW</sub>
- External Sync SW Function
- Multi-Dimming Operation Mode through PWM Input, Including:
  - Direct PWM Dimming
  - Analog Dimming
  - Mix Dimming with 25%/12.5%
     Transfer Point
- 15000:1 Dim Ratio in PWM Dim at F<sub>PWM</sub> ≤ 200Hz
- 200:1 Dim Ratio at Analog Dim through PWM Dim Signal Input
- Excellent EMI Performance, Frequency Spread Spectrum
- I<sup>2</sup>C Interface
- Phase Shift Function for PWM Dimming
- 2.5% Current Matching
- Cycle-by-Cycle Current Limit
- Disconnect VOUT from VIN
- Optional LED Current Auto-Decrement at High Temperature
- LED Short/Open, OTP, OCP, Inductor Short Protection
- Programmable LED Short Threshold
- Programmable OVP Threshold
- Fault Indicator Signal Output
- QFN-24 4mmx4mm and TSSOP28-EP Package
- AEC-Q100 qualified

### **APPLICATIONS**

- Tablet/Notebook
- Automotive Display

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

# **TYPICAL APPLICATION**



### ORDERING INFORMATION

| Part Number*      | Package             | Top Marking |
|-------------------|---------------------|-------------|
| MPQ3367GR-AEC1*   | QFN-24 (4mmx4mm)    | See below   |
| MPQ3367GRE-AEC1** | QFN-24 (4mmx4mm) WF | See below   |
| MPQ3367GF-AEC1*** | TSSOP28-EP          | See below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ3367GR–AEC1-Z).

# **TOP MARKING (MPQ3367GR-AEC1)**

MPSYWW MP3367 LLLLLL

MPS: MPS prefix Y: Year code WW: Week code MP3367: Part number LLLLL: Lot number

# **TOP MARKING (MPQ3367GRE-AEC1)**

MPSYWW MP3367 LLLLLL E

MPS: MPS prefix Y: Year code WW: Week code MP3367: Part number LLLLL: Lot number E: Wettable lead flank

# **TOP MARKING (MPQ3367GF-AEC1)**

MPSYYWW MP3367 LLLLLLLL

MPS: MPS prefix YY: Year code WW: Week code MP3367: Part number LLLLLLLL: Lot number

<sup>\*\*</sup> For Tape & Reel, add suffix -Z (e.g. MPQ3367GRE-AEC1-Z).

<sup>\*\*\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ3367GF–AEC1-Z).

# **PACKAGE REFERENCE**



# **PIN FUNCTIONS**

| QFN-24<br>Pin # | TSSOP28-EP<br>Pin # | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|---------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | 5                   | DIM       | <b>PWM signal input pin.</b> Apply a PWM signal on DIM for brightness control. Pulled low internally. A 100Hz to 20kHz PWM signal is recommended.                                                                                                                                                                                                                                                  |
| 2               | 6                   | MIX/AD    | <b>Dimming mode set pin.</b> MIX/AD is a current source output (18 $\mu$ A). Connect a resistor to program its voltage. When MIX/AD is low-level (<0.3V), mix dimming is adopted. When MIX/AD is mid-level (0.5V to 0.8V), PWM dimming is adopted. When MIX/AD is high-level (1.0V to 1.3V), analog dimming is adopted. When MIX/AD is floated, the dimming mode is set by internal MODE register. |
| 3               | 7                   | FREQ/SYNC | Switching frequency setting and SYNC pin. The switching frequency is decided by the voltage and current on this pin. Connect a resistor between FREQ/SYNC and GND to set the converter's switching frequency, or connect an external clock to the sync boost switching frequency. Leave FREQ/SYNC floating if the internal switching frequency set register FSW1:0 is used.                        |
| 4               | 8                   | EN        | <b>IC enable pin.</b> Pull EN high to enable the IC. When EN is pulled low, the IC enters shutdown.                                                                                                                                                                                                                                                                                                |
| 5               | 9                   | SCL/PSE   | I <sup>2</sup> C interface clock input pin. Tie SDA/PSE together with SCL/PSE and pull up to 0.75V to 1V to enable the phase shift PWM dimming function. If it isn't used, please pull it to GND.                                                                                                                                                                                                  |
| 6               | 10                  | SDA/PSE   | I <sup>2</sup> C interface data input pin. Tie SCL/PSE together with SDA/PSE and pull up to 0.75V to 1V to enable the phase shift PWM dimming function. If it isn't used, please pull it to GND.                                                                                                                                                                                                   |
| 7               | 11                  | COMP      | Compensation pin.                                                                                                                                                                                                                                                                                                                                                                                  |
| 8               | 12                  | FF        | <b>Fault flag pin.</b> Open drain during normal operation, pulled to low in any fault mode.                                                                                                                                                                                                                                                                                                        |

# PIN FUNCTIONS (continued)

| QFN-24<br>Pin # | TSSOP28-<br>EP Pin # | Name | Description                                                                                                                                                                                                            |
|-----------------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9               | 13                   | ISET | <b>LED current setting.</b> Tie a current setting resistor from ISET to GND to program the current in each LED string.                                                                                                 |
| 10              | 14                   | AGND | Analog ground.                                                                                                                                                                                                         |
| 11              | 15                   | LED6 | <b>LED string 6 current input.</b> Connect the LED string 6 cathode to this pin.                                                                                                                                       |
| 12              | 16                   | LED5 | <b>LED string 5 current input.</b> Connect the LED string 5 cathode to this pin.                                                                                                                                       |
| 13              | 17                   | LED4 | <b>LED string 4 current input.</b> Connect the LED string 4 cathode to this pin.                                                                                                                                       |
| 14              | 18                   | LED3 | <b>LED string 3 current input.</b> Connect the LED string 3 cathode to this pin.                                                                                                                                       |
| 15              | 19                   | LED2 | <b>LED string 2 current input.</b> Connect the LED string 2 cathode to this pin.                                                                                                                                       |
| 16              | 20                   | LED1 | <b>LED string 1 current input.</b> Connect the LED string 1 cathode to this pin.                                                                                                                                       |
| 17              | 21                   | PGND | Step-up converter power ground.                                                                                                                                                                                        |
| 18              | 23                   | SW   | <b>Drain for the internal low-side MOSFET switch.</b> Connect the power inductor to SW.                                                                                                                                |
| 19              | 25                   | OVP  | Over-voltage protection pin. Connect a resistor divider from OVP to GND to program the OVP threshold.                                                                                                                  |
| 20              | 26                   | STH  | Short LED protection threshold set pin. STH is a current source output (18µA). Connect a resistor to program its voltage. Float this pin if the internal short LED protection threshold set register TH_S 1:0 is used. |
| 21              | 27                   | FSP  | Switching frequency spread spectrum pin. FSP is a current source output ( $18\mu A$ ). Connect a resistor to program its voltage. Float this pin to follow the internal register setting.                              |
| 22              | 28                   | VCC  | <b>5V LDO output pin.</b> VCC provides power for the internal logic and gate driver. Place a ceramic capacitor as close to this pin as possible to reduce noise.                                                       |
| 23              | 1                    | SD   | <b>External disconnect PMOS gate drive pin.</b> Turn off the external PMOS in fault condition. Float this pin if not used.                                                                                             |
| 24              | 3                    | VIN  | Power supply input. VIN supplies power to the IC.                                                                                                                                                                      |
| _               | 2, 4, 22, 24         | NC   | No connection.                                                                                                                                                                                                         |
| Exposed pad     | Exposed pad          | AGND | Chip ground. Connect exposed pad to AGND.                                                                                                                                                                              |

| ABSOLUTE MAXIMUM RATINGS (1)                             |
|----------------------------------------------------------|
| V <sub>IN</sub> 0.3V to +42V                             |
| $V_{SW}$ , $V_{LED1}$ to $V_{LED6}$ 0.5V to +50V         |
| V <sub>SW</sub> 1.0V for <100ns                          |
| $V_{\text{SD}}$ $V_{\text{IN}}$ - 6V to $V_{\text{IN}}$  |
| All other pins0.3V to +6V                                |
| LED1-6 ESD>7kV                                           |
| Junction temperature150°C                                |
| Lead temperature260°C                                    |
| Storage temperature range65°C to +150°C                  |
| Continuous power dissipation $(T_A = 25^{\circ}C)^{(2)}$ |
| QFN-24 (4mmx4mm)2.97W                                    |
| TSSOP28-EP                                               |
| Recommended Operating Conditions (3)                     |
| Supply voltage V <sub>IN</sub>                           |
| Operating junction temp40°C to +125°C                    |

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |      |
|------------------------|-------------------------|----------------------------|------|
| QFN-24 (4mmx4mm)       | 42                      | 9                          | °C/W |
| TSSOP28-EP             |                         |                            |      |

#### Notes:

- Exceeding these ratings may damage the device.
   The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA},$  and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D(MAX) = (T_J(MAX))$ - T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $V_{EN} = 2V$ ,  $T_J = -40$ °C to +125°C, typical value is at  $T_J = 25$ °C, unless otherwise noted.

| Parameter Symbol                |                       | Condition                                            | Min  | Тур | Max  | Units |
|---------------------------------|-----------------------|------------------------------------------------------|------|-----|------|-------|
| Operating input voltage         | Vin                   |                                                      | 3.5  |     | 36   | V     |
| Supply current (quiescent)      | ΙQ                    | No switching                                         |      | 5   |      | mA    |
| Supply current (shutdown)       | I <sub>ST</sub>       | $V_{EN} = 0V$ , $V_{IN} = 12V$                       |      |     | 1    | μA    |
| Input UVLO threshold            | $V_{\text{IN\_UVLO}}$ | Rising edge                                          |      | 3.1 |      | V     |
| Input UVLO hysteresis           |                       |                                                      |      | 100 |      | mV    |
| LDO output voltage              | Vcc                   | $V_{EN} = 2V, 6V < V_{IN} < 24V, 0 < I_{VCC} < 10mA$ |      | 5   |      | V     |
| EN on threshold                 | V <sub>EN_ON</sub>    | V <sub>EN</sub> rising                               | 1.2  |     |      | V     |
| EN off threshold                | V <sub>EN_OFF</sub>   | V <sub>EN</sub> falling                              |      |     | 0.4  | V     |
| EN pull-down resistance         | R <sub>EN</sub>       |                                                      |      | 1   |      | МΩ    |
| Step-Up Converter               |                       |                                                      |      | •   |      | •     |
| Low-side MOSFET on resistance   | R <sub>DS_LS</sub>    | V <sub>IN</sub> = 12V                                |      | 100 |      | mΩ    |
| SW leakage current              | I <sub>SW_LK</sub>    | V <sub>SW</sub> = 45V                                |      |     | 1    | μΑ    |
|                                 |                       | $R_{FREQ} = 10k\Omega$                               | 1.98 | 2.2 | 2.42 | MHz   |
| Switching frequency             | Fsw                   | $R_{FREQ} = 40k\Omega$                               | 495  | 550 | 605  | kHz   |
|                                 |                       | FSW1:0 = 01, FREQ float                              | 340  | 400 | 460  | kHz   |
| FREQ voltage                    | $V_{FREQ}$            |                                                      | 0.57 | 0.6 | 0.63 | V     |
| FSP pull-up current             | I <sub>FSP</sub>      |                                                      |      | 18  |      | μΑ    |
| Maximum duty cycle              | D <sub>MAX</sub>      | fsw = 1MHz                                           | 90   |     |      | %     |
| Cycle-by-cycle current limit    | Isw_LIMIT             | $T_J = 25^{\circ}C$ , duty = 90%                     | 2.6  |     |      | Α     |
| Sydic by dydic dufferit iiifiit |                       | Duty = 90%                                           | 2.3  |     |      | Α     |
| Current limit protection        | IcL                   | To trigger current limit protection                  |      | 7.5 |      | А     |
| SYNC input low threshold        | Vsync_lo              | V <sub>SYNC</sub> falling                            |      |     | 0.4  | V     |
| SYNC input high threshold       | Vsync_hi              | V <sub>SYNC</sub> rising                             | 1.2  |     |      | V     |
| PSE active threshold            | V <sub>PSE</sub>      | Phase shift enabled                                  | 0.75 | 0.9 | 1.0  | V     |
| COMP trans-conductance          | G <sub>COMP</sub>     | ΔI <sub>COMP</sub> ≤ 10μA                            |      | 100 |      | μA/V  |
| COMP source current limit       | ICOMP_SO              |                                                      |      | 90  |      | μΑ    |
| COMP sink current limit         | ICOMP_SI              |                                                      |      | 30  |      | μΑ    |
| Current Dimming                 |                       |                                                      |      |     |      |       |
| DIM input low threshold         | V <sub>DIM_LO</sub>   | V <sub>DIM</sub> falling                             |      |     | 0.4  | V     |
| DIM input high threshold        | V <sub>DIМ_НІ</sub>   | V <sub>DIM</sub> rising                              | 1.2  |     |      | V     |
| MIX/AD input low threshold      | V <sub>MIX_LO</sub>   | Mix dimming threshold                                |      |     | 0.3  | V     |
| MIX/AD input middle threshold   | V <sub>MIX_MID</sub>  | PWM dimming threshold                                | 0.5  |     | 0.8  | V     |
| MIX/AD input high threshold     | V <sub>МІХ_НІ</sub>   | Analog dimming threshold                             | 1.0  |     | 1.3  | V     |

ELECTRICAL CHARACTERISTICS (continued)  $V_{IN}=12V,\,V_{EN}=2V,\,T_{J}=-40^{\circ}C\,\,to\,\,+125^{\circ}C,\,typical\,\,value\,\,is\,\,at\,\,T_{J}=25^{\circ}C,\,unless\,\,otherwise\,\,noted.$ 

| Parameter                                   | Symbol               | Condition                                  | Min   | Тур  | Max   | Units |
|---------------------------------------------|----------------------|--------------------------------------------|-------|------|-------|-------|
| MIX/AD pull-up current                      | I <sub>MIX</sub>     | MIX/AD pull-up current                     |       | 18   |       | μA    |
| Mix dimming transfer point                  |                      | MIXTP bit = 0                              |       | 25   |       | %     |
| Transfer point hysteresis                   |                      |                                            |       | 0.5  |       | %     |
| Mix dimming output dimming frequency        | f <sub>MIX</sub>     | MIXFR bit = 0                              |       | 200  |       | Hz    |
| LED Current Regulator                       |                      |                                            |       |      |       |       |
| LEDY regulation valtage                     | V <sub>HD</sub>      | I <sub>LED</sub> = 20mA                    |       | 350  |       | mV    |
| LEDX regulation voltage                     | VHD                  | I <sub>LED</sub> = 100mA                   |       | 850  | 1000  | mV    |
| Current metabing (5)                        |                      | I <sub>LED</sub> = 20mA                    | -2.5  |      | 2.5   | %     |
| Current matching (5)                        |                      | I <sub>LED</sub> = 100mA                   | -2.5  |      | 2.5   | %     |
| ISET voltage                                | VISET                |                                            |       | 1.2  |       | V     |
| LED current                                 | ILED                 | RISET = $24.9k\Omega$ , TJ = $25^{\circ}C$ | 48.75 | 50   | 51.25 | mA    |
|                                             |                      | ILED = 1/50*50mA = 1mA                     | 0.9   | 1.05 | 1.2   | mA    |
| Dhaga shift dograe                          |                      | LED1 to 6 enable                           |       | 60   |       | 0     |
| Phase shift degree                          |                      | LED1 to 4 enable                           |       | 90   |       | 0     |
| Protection                                  |                      |                                            |       |      |       |       |
| Over-voltage protection threshold           | Vovp                 |                                            | 1.9   | 2    | 2.1   | V     |
| OVP hysteresis                              |                      |                                            |       | 200  |       | mV    |
| OVP UVLO threshold                          | V <sub>OVP_UV</sub>  | Step-up converter fails                    |       | 100  |       | mV    |
| LEDX over-voltage threshold                 | V <sub>LEDX_OV</sub> | LEDS bits = 01                             |       | 5    |       | V     |
| LEDX over-voltage fault timer               |                      |                                            |       | 7.7  |       | ms    |
| LEDX UVLO threshold                         | V <sub>LEDX_UV</sub> |                                            |       | 100  |       | mV    |
| Thermal shutdown threshold (6)              | T                    | Rising edge                                |       | 170  |       | °C    |
| Thermal shutdown threshold (9)              | T <sub>ST</sub>      | Hysteresis                                 |       | 20   |       | °C    |
| SD pull-down current                        | I <sub>SD</sub>      |                                            |       | 60   |       | μA    |
| SD voltage (respective to V <sub>IN</sub> ) | V <sub>SD-IN</sub>   | $V_{IN} = 12V$ , $V_{IN} - V_{SD}$         |       | 6    |       | V     |
| STH pull-up current                         | Isтн                 | STH pull-up current                        |       | 18   |       | μA    |
| I <sup>2</sup> C Interface                  |                      |                                            |       |      |       |       |
| Input logic low                             | V <sub>IL</sub>      |                                            |       |      | 0.4   | V     |
| Input logic high                            | ViH                  |                                            | 1.2   |      |       | V     |
| Output logic low                            | Vol                  | I <sub>LOAD</sub> = 3mA                    |       |      | 0.4   | V     |
| SCL clock frequency                         | f <sub>SCL</sub>     |                                            |       |      | 400   | kHz   |
| SCL high time                               | thigh                |                                            | 0.6   |      |       | μs    |
| SCL low time                                | t <sub>LOW</sub>     |                                            | 1.3   |      |       | μs    |
| Data set-up time                            | tsu,dat              |                                            | 100   |      |       | ns    |
| Data hold time                              | t <sub>HD,DAT</sub>  |                                            | 0     |      | 0.9   | μs    |
| Set-up time for repeated start              | <b>t</b> su,sta      |                                            | 0.6   |      |       | μs    |

# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 12V$ ,  $V_{EN} = 2V$ ,  $T_J = -40$ °C to +125°C, typical value is at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                      | Symbol           | Condition | Min                          | Тур | Max | Units |
|------------------------------------------------|------------------|-----------|------------------------------|-----|-----|-------|
| Hold time for start                            | thd,sta          |           | 0.6                          |     |     | μs    |
| Bus free time between start and stop condition | t <sub>BUF</sub> |           | 1.3                          |     |     | ms    |
| Set-up time for stop condition                 | tsu,sto          |           | 0.6                          |     |     | μs    |
| Rise time of SCL and SDA                       | t <sub>R</sub>   |           | 20 + 0.1<br>× C <sub>B</sub> |     | 300 | ns    |
| Fall time of SCL and SDA                       | t <sub>F</sub>   |           | 20 + 0.1<br>× C <sub>B</sub> |     | 300 | ns    |
| Pulse width of suppressed spike                | t <sub>SP</sub>  |           | 0                            |     | 50  | ns    |
| Capacitance bus for each bus line              | Св               |           |                              |     | 400 | pF    |



S = START CONDITION Sr = REPEATED START CONDITION P = STOP CONDITION

Figure 1: I<sup>2</sup>C Compatible Interface Timing Diagram

### Notes:

- 5) Matching is defined as the difference of the maximum to minimum current divided by 2 times the average current6) Guarantee by design

### TYPICAL PERFORMANCE CHARACTERISTICS

4ms/div.

 $V_{IN}$  = 12V, L = 22 $\mu$ H, LED = 6P12S,  $f_{SW}$  = 400kHz,  $I_{SET}$  = 50mA,  $T_A$  = 25°C, unless otherwise noted.



40µs/div.

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

50mA/div.

2ms/div.

 $V_{IN}$  = 12V, L = 22 $\mu$ H, LED = 6P12S,  $f_{SW}$  = 400kHz,  $I_{SET}$  = 50mA,  $T_A$  = 25°C, unless otherwise noted.



200mA/div.

2µs/div.

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V, L = 22 $\mu$ H, LED = 6P12S,  $f_{SW}$  = 400kHz,  $I_{SET}$  = 50mA,  $T_A$  = 25°C, unless otherwise noted.



#### **Short Inductor Protection**

#### CH1: V<sub>SW</sub> CH1: V<sub>SW</sub> 20V/div. 20V/div. CH2: V<sub>FF</sub> CH2: V<sub>FF</sub> 5V/div. 5V/div. CH3: I<sub>LSHORT</sub> **CH3**: 5A/div. I SHORT 5A/div. CH4: I<sub>LED</sub> 200mA/div. CH4: I<sub>LED</sub> 200mA/div. 10µs/div.

#### **Short Diode Protection**



#### **Short VOUT to GND Protection**



#### **Thermal Protection**



# **BLOCK DIAGRAM**



### **OPERATION**

The MPQ3367 is a programmable, constant frequency, peak current mode step-up converter with up to 6 channels of regulated current sources to drive the array of white LEDs.

### **Internal 5V Regulator**

The MPQ3367 includes an internal linear regulator (VCC). When  $V_{\text{IN}}$  is greater than 6V, this regulator outputs a 5V power supply to the internal MOSFET switch gate driver and the internal control circuitry. The VCC voltage drops to 0V when the chip shuts down. The chip remains disabled until VCC exceeds the UVLO threshold.

### **System Start-Up**

When enabled, the MPQ3367 checks the topology connection. The IC draws current from SD to enable the input disconnect PMOS to be turned on (if this PMOS is used). After a 500µs delay, the IC monitors OVP to see if the output is shorted to GND. If the OVP voltage is less than 100mV, the IC disables and latches off. The MPQ3367 then continues to check other safety limits (e.g. LED open, over-voltage protection). If all protection tests pass, the IC starts boosting the step-up converter with an internal soft start.

The recommended power-on sequence is  $V_{IN} \rightarrow EN \rightarrow I^2C$  (optional)  $\rightarrow$  PWM dim signal.

### **Step-Up Converter**

The MPQ3367 employs peak-current mode control to regulate the output energy. At the beginning of each switching cycle, the internal clock turns on the internal N-MOSFET. In normal operation, the minimum turn-on time is about 100ns. A stabilizing ramp added to the output of the current sense amplifier prevents subharmonic oscillations for duty cycles greater than 50%. This result is fed into the PWM comparator. When the summed voltage reaches the output voltage of the error amplifier, the internal MOSFET turns off.

The output voltage of the internal error amplifier is an amplified signal of the difference between the reference voltage and the feedback voltage. The converter automatically chooses the lowest active LEDX pin voltage to provide a high

enough output voltage to power all the LED arrays.

If the feedback voltage drops below the reference voltage, the output of the error amplifier increases. More current then flows through the MOSFET, increasing the power delivered to the output. This forms a closed loop that regulates the output voltage.

During light-load operation, especially in the case of VOUT ≈ VIN, the converter runs in pulse-skipping mode. In this mode, the MOSFET turns on for a minimum on time, then the converter discharges the power to the output for the remaining period. The external MOSFET remains off until the output voltage needs to be boosted again.

### **Dimming Control**

The MPQ3367 provides analog, PWM, and mix dimming methods. Dimming mode can be set with I<sup>2</sup>C or by connecting a different resistor at MIX/AD. The voltage of MIX/AD is calculated with Equation (1):

$$V_{MIX/AD}(mV) = 18(\mu A) \times R_{MIX/AD}(k\Omega)$$
 (1)

Where  $V_{\text{MIX/AD}}$  is the voltage and  $R_{\text{MIX/AD}}$  is the resistor at MIX/AD.

#### **Mix Dimming Mode**

There are two different ways the MPQ3367 works in mixture dimming mode, with 25% or 12.5% as its transfer point (selected through the internal register).

The first option is to connect a resistor and set MIX/AD to low (<0.3V).

The second is to float MIX/AD, and set the internal mode select register MODE1:0 = 00 through  $I^2C$ .

A PWM dimming signal is applied to DIM. When the dimming duty is greater than 25%, analog dimming is adopted, and the LED current amplitude follows the duty of PWM. When the dimming duty is less than 25%, PWM dimming is used (see Figure 2). The LED current amplitude remains at 1/4 of the full-scale current, and the output dimming duty is 4 times the duty of the input PWM signal. There are two options for output dimming frequency when using mix dimming: 200Hz (default) or 23kHz (no audible

noise, but larger minimum dimming duty). This does not change based on the input PWM dimming frequency. The output dimming frequency is selected with the mix dimming output frequency selection bit through the I<sup>2</sup>C.

This function eliminates audible noise and improves the dimming performance in small dimming ratio.



Figure 2: Mix Dimming with 25% Transfer Point Direct PWM Dimming

Connect a resistor to set MIX/AD to a middle level (0.5V to 0.8V), or float MIX/AD and set the internal mode select register MODE1:0 = 01 through the  $I^2C$ .

When a PWM signal is applied to DIM, the amplitude of the LED current remains at the LED full-scale, and the LED current is chopped by the input PWM signal. The LED current duty follows the PWM input duty, and the LED current frequency is the same as the PWM input.

### Analog Dimming Mode

Connect a resistor to set MIX/AD to a high level (1V to 1.3V), or float MIX/AD and set the internal mode select register MODE = 10 through the I2C.

The PWM input signal is calculated by an internal counter. The amplitude of the LED current is equal to  $I_{\text{SET}}^*D_{\text{DIM}}$ , where  $I_{\text{SET}}$  is the full-scale LED current and  $D_{\text{DIM}}$  is the duty of the input PWM signal. For better analog dimming performance, a 100Hz to 20kHz PWM signal is recommended.

To ensure good performance with a small dimming ratio, the minimum LEDX voltage shifts up to 2V when the dimming duty is lower than 10%. Analog dimming supports a 200:1 dimming ratio.

### **Deep Dimming Ratio for PWM Dimming**

When the output dimming on time is less than 7µs, the output voltage is regulated to 0.93 of the OVP voltage (see Figure 3).



Figure 3: Deep Dimming Ratio for PWM Dimming Unused LED Channel Setting

If the LEDX pin of an unused channel is connected to GND, the MPQ3367 can automatically detect the unused LED string and remove it from the control loop during start-up. If employing 5 strings, connect the LED6 to GND. If using 4 strings, connect the LED5 and LED6 to GND, and so on.

The MPQ3367 can also disable the unused string by internal register (CH2:0 bit).

CH2:0 = 000: All 6 channels are in use.

CH2:0 = 001: LED1-5 are in use.

CH2:0 = 010: LED1-4 are in use.

CH2:0 = 011: LED1-3 are in use.

CH2:0 = 100: LED1-2 are in use.

CH2:0 = 101: LED1 is in use.

#### **Phase Shift Function**

To reduce inrush current and eliminate audible noise during PWM dimming, the MPQ3367 employs a phase shift function.

Two methods can be used to enable the phase shift function:

The first option is to connect SCL/PSE and SDA/PSE together to  $0.75V \sim 1V$ . The second is to set the internal register PSE bit to 1 through the  $I^2C$ .

The LED channels' current source is phaseshifted when the IC employs PWM dimming. The shifted phase depends on which LED channels are in use, determined using Equation (2):

Phase(°) = 
$$\frac{360}{n}$$
(°) (2)

Where n is the LED channel in use. If all six channels are in use, the shifted phase is 60°. LED1 directly follows the input PWM signal, and LED2 lags 60° behind (see Figure 4).



Figure 4: Phase Shift with 6 Channels

Figure 5 shows the phase shift function with four channels enabled. The shifted phase in this case is 90°.



Figure 5: Phase Shift with 4 Channels

In phase shift operation, the channels must be disabled in descending order of channel number. For example, if 3 strings are employed in application, then channels 6, 5, and 4 are disabled.

It is not recommended to tie 2 channels for 1 string of LED with the phase shift function.

#### **Frequency Spread Spectrum**

The MPQ3367 uses switching frequency jitter to spread the switching frequency spectrum. This reduces the spectrum spike around the switching frequency and its harmonic frequencies.

FSP can program the dithering range, and the modulation frequency is fixed to 1/150 of switching frequency.

When FSP < 0.3V, the jitter frequency is 1/20 of the central frequency.

When FSP = 0.4V to 1.4V, the jitter frequency is 1/32 of the central frequency.

Float FSP to follow the internal I<sup>2</sup>C setting.

The frequency jitter range selected by bit FSPR selects the range.

When FSPR = 0 (default), the jitter frequency is 1/20 of the central frequency.

When FSPR = 1, the jitter frequency is 1/32 of the central frequency.

The modulation frequency is selected by FSPMF1:0 bits.

When FSPMF1:0 = 00, the modulation frequency is 1/100 of the switching frequency.

When FSPMF1:0 = 01, the modulation frequency is 1/150 of the switching frequency.

When FSPMF1:0 = 10, the modulation frequency is 1/200 of the central frequency.

When FSPMF1:0 = 11, default, the function is disabled.

#### **Protection**

The MPQ3367 includes open LED protection, short LED protection, short LEDX to GND protection, over-current protection, short VOUT to GND protection, and thermal protection. Once the protection is triggered, FF pulls to GND and the corresponding fault bit is set to 1. After the IC recovers from protection, FF releases to high with a 750µs delay.

#### **Open LED Protection**

Open string protection is achieved through detecting the voltage of OVP and LEDX. During operation, if one string is open, the respective LEDX voltage is low to ground, and the IC keeps charging the output voltage until it reaches the OVP threshold. If OVP has been triggered, the chip stops switching and marks off the fault string, which has an LEDX pin voltage lower than 100mV. Once marked, the remaining LED strings force the output voltage back into normal regulation. The string with the largest voltage drop determines the output regulation value.

The mark-off string sends a 10µs pulse current to check whether an open fault is removed after every 500µs delay, so open string protection is recoverable.

### **Short String Protection**

The MPQ3367 monitors the LEDX voltages to determine whether a short string fault has occurred. When one or more strings are shorted, the respective LEDX pins tolerate high voltage stress. If an LEDX voltage is higher than the short protection threshold, an internal counter starts. When this fault condition lasts for 7.7ms ( $D_{PWM} = 100\%$ ), the fault string is marked off. Once a string is marked off, it disconnects from the output voltage loop until the short is removed.

The short protection threshold can be set one of two ways:

The first option is to connect a resistor at STH.

STH outputs a  $18\mu$ A current source. The short protection threshold is 10 times the voltage on STH. The threshold is calculated using Equation (3):

$$V_{STH}(V) = 0.18 \times R_{STH}(k\Omega)$$
 (3)

The second option is to set the internal register TH\_S1:0 when STH is floating.

When the LEDX voltage exceeds the threshold for 480ms ( $D_{PWM} = 100\%$ ), all strings are marked off. The IC remains on standby until the strings release from shorting. Enable or disable this function through SEN.

The mark-off string sends a 10µs pulse current to check if a short fault is removed after every 500µs delay, so short string protection is recoverable.

#### **Short LEDX to GND Protection**

When LEDX shorts to GND, the COMP voltage increases and saturates. When the COMP saturated time lasts for 20ms or 40ms (the time can be selected by the internal register bit TCOMP), protection is triggered. Then FF pulls low and SD pulls high to turn on the external P-MOSFET. The IC also latches off.

### **Short VOUT to GND Protection**

When VOUT shorts to GND, the output voltage decreases. When the voltage of the OVP pin hits the OVP UVLO threshold for 10µs, the protection

is triggered and SD pulls high to turn off the external P-MOSFET. VOUT disconnects from VIN and the IC latches off.

### **Cycle-by-Cycle Current Limit**

To prevent the external components from exceeding the current stress rating, the IC has a cycle-by-cycle current limit protection. When the current exceeds the current limit value, the IC stops switching until the next clock cycle.

#### **Latch-Off Current Limit Protection**

Device damage may be caused by extreme conditions, such as an inductor or diode short to GND. To avoid this, the MPQ3367 provides a latch-off current limit protection when the current flowing through the internal MOSFET hits the threshold (7.5A), and lasts for 5 switching cycles.

#### **Thermal Protection**

To prevent the IC from damage when operating at exceedingly high temperatures, the MPQ3367 implements thermal protection by detecting the silicon die temperature.

### **Over-Temperature LED Current Decrement**

When the die temperature exceeds 140°C, the MPQ3367 automatically decreases the LED current amplitude (see Figure 6).



Figure 6: ILED Decrease with Temperature

This function is enabled by the over-temperature current decrement bit (OTID).

When OTID = 0, the over-temperature current decrement is disabled.

When OTID = 1 (default), the over-temperature current decrement is enabled.

#### Thermal Shutdown

When the die temperature exceeds the upper threshold (TST), the IC shuts down and recovers to normal operation. When the temperature drops below the lower threshold, the IC recovers. The hysteresis value is typically 20°C.

# I<sup>2</sup>C Interface Register Description

# **fC Chip Address**

The 7-bit MSB device address is 0x38. After the start condition, the I<sup>2</sup>C-compatible master sends a 7-bit address followed by an eighth read (read: 1) or write (write: 0) bit.

The following bit indicates the register address to/from which the data will be written/read.

|  | 0 | 1 | 1 | 1 | 0 | 0 | 0 | R/W |
|--|---|---|---|---|---|---|---|-----|
|--|---|---|---|---|---|---|---|-----|

The I<sup>2</sup>C Compatible Device Address

# **Register Mapping:**

| Add | D7   | D6    | D5      | D4     | D3     | D2     | D1      | D0      |
|-----|------|-------|---------|--------|--------|--------|---------|---------|
| 00H | OTID | MODE1 | MODE0   | MIXTP  | MIXFR  | FSPMF1 | FSPMF0  | FSPR    |
| 01H | PSEN | TH_S1 | TH_S0   | FSW1   | FSW0   | CH2    | CH1     | CH0     |
| 02H | SEN  | TCOMP | FT_LEDG | FT_OTP | FT_UVP | FT_OCP | FT_LEDS | FT_LEDO |
| 03H | ID7  | ID6   | ID5     | ID4    | ID3    | ID2    | ID1     | ID0     |

Note: Leave corresponding pins floating if internal registers are used.

Table 1: Function Set Register 1

| Addr: 0x00 |          |        |         |                                                               |  |  |
|------------|----------|--------|---------|---------------------------------------------------------------|--|--|
| Bit        | Bit Name | Access | Default | Description                                                   |  |  |
|            |          |        |         | Over-temperature LED current decrement function enable bit.   |  |  |
| 7          | OTID     | RW     | 1       | 0: Disabled                                                   |  |  |
|            |          |        |         | 1: Enabled                                                    |  |  |
|            |          |        |         | Dimming mode selection bit.                                   |  |  |
|            |          |        |         | 00: Mix dimming                                               |  |  |
| 6:5        | MODE     | RW     | 00      | 01: PWM dimming                                               |  |  |
| 0.5        | WODL     | IXVV   | 00      | 10: Analog dimming                                            |  |  |
|            |          |        |         | 11: Reserved                                                  |  |  |
|            |          |        |         | Float MIX/AD if this register is adopted.                     |  |  |
|            |          |        |         | Mix dimming transfer point selection bit.                     |  |  |
| 4          | MIXTP    | RW     | 0       | 0: 25% transfer point                                         |  |  |
|            |          |        |         | 1:12.5% transfer point                                        |  |  |
|            |          |        |         | Mix dimming output frequency selection bit.                   |  |  |
| 3          | MIXFR    | RW     | 0       | 0: 200Hz                                                      |  |  |
|            |          |        |         | 1: 23kHz                                                      |  |  |
|            |          |        |         | Frequency spread spectrum modulation frequency selection bit. |  |  |
|            |          |        |         | 00: 1/100 of central frequency                                |  |  |
| 2:1        | FSPMF1:0 | RW     | 11      | 01: 1/150 of central frequency                                |  |  |
|            |          |        |         | 10: 1/200 of central frequency                                |  |  |
|            |          |        |         | 11: Disable the frequency spread spectrum function            |  |  |
|            |          |        |         | Float FSP if this register is used.                           |  |  |
|            |          |        |         | Frequency spread spectrum jitter range selection bit.         |  |  |
|            | FSPR     | D/V/   | 0       | 0: 1/20 of central frequency                                  |  |  |
| 0          | FOPK     | RW     |         | 1: 1/32 of central frequency                                  |  |  |
|            |          |        |         | Float FSP if this register is used.                           |  |  |

**Table 2: Function Set Register 2** 

|     | Addr: 0x01 |        |         |                                                                                                                                                                                                 |  |  |  |
|-----|------------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Name   | Access | Default | Description                                                                                                                                                                                     |  |  |  |
| 7   | PSE        | RW     | 0       | Phase shift enable bit.  0: Phase shift disabled  1: Phase shift enabled                                                                                                                        |  |  |  |
| 6:5 | TH_S1:0    | RW     | 01      | LED short protection threshold set bit.  00: 2.5V  01: 5V  10: 7.5V  11: 10V                                                                                                                    |  |  |  |
| 4:3 | FSW1:0     | RW     | 01      | Switching frequency set bit.  00: 200kHz  01: 400kHz  10: 1MHz  11: 2.2MHz  Float FREQ if this register is used.                                                                                |  |  |  |
| 2:0 | CH2:0      | RW     | 000     | Channel selection bit.  000: All 6 channels are in use  001: LED1-5 are in use  010: LED1-4 are in use  011: LED1-3 are in use  100: LED1-2 are in use  101: LED1 is in use  110, 111: Reserved |  |  |  |

**Table 3: Fault Register** 

| Addr: 0x02 |          |        |         |                                                                                                                                                                                                                             |  |  |
|------------|----------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit        | Bit Name | Access | Default | Description                                                                                                                                                                                                                 |  |  |
| 7          | SEN      | RW     | 0       | Short all LED protection @ D <sub>PWM</sub> > 2%.  0: Disable  1: Enable                                                                                                                                                    |  |  |
| 6          | TCOMP    | RW     | 0       | COMP-saturated time select bit for short LEDX to GND. 0: 20ms 1: 40ms                                                                                                                                                       |  |  |
| 5          | FT_LEDG  | R      | 0       | LEDX short to GND protection fault indication bit. If fault, the fault bit remains 1 until read-back or power reset.  0: No fault  1: Fault  The fault status can latch off until it is reset to 0 after this bit is read.  |  |  |
| 4          | FT_OTP   | R      | 0       | Over-temperature protection fault indication bit. If fault, the fault bit remains 1 until read-back or power reset.  0: No fault  1: Fault  The fault status can latch off until it is reset to 0 after this bit is read.   |  |  |
| 3          | FT_UVP   | R      | 0       | Output under-voltage protection fault indication bit. If fault, the fault bit remains 1 until read-back or power reset.  0: No fault 1: Fault The fault status can latch off until it is reset to 0 after this bit is read. |  |  |
| 2          | FT_OCP   | R      | 0       | Over-current protection fault indication bit. If fault, the fault bit remains 1 until read-back or power reset.  0: No fault  1: Fault  The fault status can latch off until it is reset to 0 after this bit is read.       |  |  |

| 1 | FT_LEDS | R | 0 | LED current source short fault indication bit. If fault, the fault bit remains 1 until read-back or power reset.  0: No fault  1: Fault  The fault status can latch off until it is reset to 0 after this bit is read. |
|---|---------|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | FT_LEDO | R | 0 | LED current source open fault indication bit. If fault, the fault bit remains 1 until read-back or power reset.  0: No fault  1: Fault  The fault status can latch off until it is reset to 0 after this bit is read.  |

# **Table 4: ID Register**

|     | Addr: 0x03 |        |          |                 |  |  |  |  |
|-----|------------|--------|----------|-----------------|--|--|--|--|
| Bit | Bit Name   | Access | Default  | Description     |  |  |  |  |
| 7:0 | ID7:0      | R      | 01100111 | Device ID bits. |  |  |  |  |

### APPLICATION INFORMATION

### **LED Current Setting**

The LED current amplitude is set by an external resistor connected from ISET to GND. The LED current amplitude setting is determined with Equation (4):

ILED(mA) = 
$$\frac{1245}{R_{ISFT}(k\Omega)}$$
 (4)

For  $R_{ISET} = 24.9k\Omega$ , the LED current is 50mA.

### **Switching Frequency**

The switching frequency can be programmed with a resistor, I<sup>2</sup>C interface, or external clock.

To program the frequency by an external resistor on FREQ/SYNC, the switching frequency follows Equation (5):

$$f_{SW}(kHz) = \frac{22000}{R_{OSC}(k\Omega)}$$
 (5)

For  $R_{OSC}$  = 44.2k $\Omega$ , the switching frequency is set to 500kHz.

Synchronize the switching frequency by an external clock to improve EMI, efficiency, and thermal performance.

If setting the switching frequency bit (fSW1:0), 00: 200kHz; 01: 400kHz; 10: 1MHz; 11: 2.2MHz. Float FREQ if the fSW1:0 bit is used.

### Selecting the Input Capacitor

The input capacitor reduces the surge current drawn from the input supply and the switching noise from the device. The input capacitor impedance at the switching frequency should be less than the input source impedance to prevent the high-frequency switching current from passing through to the input. Use ceramic capacitors with X5R or X7R dielectrics for their low ESR and small temperature coefficients. For most applications, a 10µF ceramic capacitor is sufficient.

### Selecting the Inductor

The MPQ3367 requires an inductor to supply a higher output voltage while being driven by the input voltage. A larger value inductor results in less ripple current, lower peak inductor current, and less stress on the internal N-channel

MOSFET. However, the larger value inductor has a larger physical size, higher series resistance, and lower saturation current.

Choose an inductor that does not saturate under worst-case load conditions. Select the minimum inductor value to ensure that the boost converter works in continuous conduction mode with high efficiency and good EMI performance.

Calculate the required inductance value using Equation (6) and Equation (7):

$$L \ge \frac{\eta \times V_{OUT} \times D \times (1-D)^2}{2 \times f_{SW} \times I_{LOAD}}$$
 (6)

$$D = 1 - \frac{V_{IN}}{V_{OUT}} \tag{7}$$

Where  $V_{IN}$  and  $V_{OUT}$  are the input and output voltages,  $f_{SW}$  is the switching frequency,  $I_{LOAD}$  is the LED load current, and  $\eta$  is the efficiency.

With the given inductor value, the inductor DC current rating is at least 40% higher than the maximum input peak inductor current for most applications. The inductor's DC resistance should be as small as possible for higher efficiency.

### **Selecting the Output Capacitor**

The output capacitor keeps the output voltage ripple small and ensures feedback loop stability. The output capacitor impedance must be low at the switching frequency. Ceramic capacitors with X7R dielectrics are recommended for their low ESR characteristics. For most applications, a 10µF ceramic capacitor is sufficient.

# **TYPICAL APPLICATION CIRCUITS**



# **PACKAGE INFORMATION**

# **QFN-24 (4mmx4mm)**









**DETAIL A** 



1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
4) DRAWING CONFIRMS TO JEDEC MO-220, VARIATION VGGD.
5) DRAWING IS NOT TO SCALE.

NOTE:

**RECOMMENDED LAND PATTERN** 

# **PACKAGE INFORMATION**

# QFN-24 (4mmX4mm) WF





**TOP VIEW** 

**BOTTOM VIEW** 



**SIDE VIEW** 



**SECTION A-A** 



RECOMMENDED LAND PATTERN

### NOTE:

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.

# **PACKAGE INFORMATION**

#### TSSOP28-EP



**TOP VIEW** 

#### **RECOMMENDED LAND PATTERN**





**FRONT VIEW** 

**SIDE VIEW** 



**BOTTOM VIEW** 



**DETAIL "A"** 

### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) DRAWING CONFORMS TO JEDEC MO-153, VARIATION AET.
- 6) DRAWING IS NOT TO SCALE.

# **REVISION HISTORY**

| Revision # | Revision date | Description                                                                                             | Pages<br>Updated |
|------------|---------------|---------------------------------------------------------------------------------------------------------|------------------|
| R1.02      | 2020.07.03    | 1. In the SCL/PSE and SDA/PSE pin description, add a sentence "If it isn't used, please pull it to GND" | 1. P4            |
|            |               | 2. Add the storage temperature range                                                                    | 2. P6            |
|            |               | 3. updating a waveform(PWM dimming, 100Hz,                                                              | 3. P11           |
|            |               | duty=0.005%) of TPC                                                                                     | 4. P24           |
|            |               | 4. updating the Typical application circuit                                                             |                  |
| 1.1        | 2020/12/04    | Add the wettable flank QFN package ordering information                                                 | P3               |
|            |               | Add the POD of the wettable flank qfn package                                                           | P26              |